
Deserial – Serial Peripheral Interface (DSPI)
PXN20 Microcontroller Reference Manual, Rev. 1
30-24
Freescale Semiconductor
30.3.2.11 DSPI DSI Serialization Data Register (DSPI_SDR)
The DSPI_SDR contains the signal states of the parallel input signals. The pin states of the parallel input
signals are latched into the DSPI_SDR on the rising edge of every system clock. The DSPI_SDR is
read-only. When the TXSS bit in the DSPI_DSICR is negated, the data in the DSPI_SDR is the source of
the serialized data.
Table 30-18. DSPI_DSICR Field Descriptions
Field
Description
TSBC
Timed Serial Bus Configuration. The TSBC bit enables the Timed Serial Bus configuration. This configuration
allows 32-bit data to be used. It also allows T
DT
to be programmable. See
Section 30.4.10, Timed Serial Bus
for detailed information.
0 Timed Serial Bus configuration disabled.
1 Timed Serial Bus configuration enabled.
If this bit is disabled, the DSPI_DSICR1 register should not be used.
TXSS
Transmit Data Source Select. The TXSS bit selects the source of data to be serialized. The source can be either
data from host Software written to the DSPI DSI Alternate Serialization Data Register (DSPI_ASDR), or Parallel
Input pin states latched into the DSPI DSI Serialization Data Register (DSPI_SDR).
0 Source of serialized data is the DSPI_SDR.
1 Source of serialized data is the DSPI_ASDR.
CID
Change In Data Transfer Enable. The CID bit enables a change in serialization data to initiate a transfer. The bit
is used in master mode in DSI and CSI configurations to control when to initiate transfers. When the CID bit is
set, serialization is initiated when the current DSI data differs from the previous DSI data shifted out. The
DSPI_COMPR register is compared with the DSPI_SDR or DSPI_ASDR register to detect a change in data.
Refer to
Section 30.4.4.5, DSI Transfer Initiation Control,
for more information. When the TSBC bit is set, the CID
bit is used for both DSICR and DSICR1 registers.
DCONT
DSI Continuous Peripheral Chip Select Enable. Enables the PCSx signals to remain asserted between transfers.
The DCONT bit affects the PCS signals in DSI master mode only. See
Section 30.4.8.5, Continuous Selection
for details.
0 Return peripheral chip select signals to their inactive state after transfer is complete.
1 Keep peripheral chip select signals asserted after transfer is complete.
DSICTAS
DSI Clock and Transfer Attributes Select. The DSICTAS field selects which DSPI_CTARn register is used to
provide transfer attributes in DSI configuration. The DSICTAS field is used in DSI master mode. In DSI slave
mode, the DSPI_CTAR1 is always selected. The table below shows how the DSICTAS values map to the
DSPI_CTARn registers. When TSB configuration is selected the DSICTAS bits control all 32 bits.
DPCSn
DSI Peripheral Chip Select n. The DPCS bits select which PCS signals to assert during a DSI transfer. The DPCS
bits only control the assertions of the PCS signals in DSI master mode.When TSB configuration is enabled, the
DPCS bits only apply for the first 16 bits of the frame; the PCS used for any further bits is selected in the DSICR1
register.
0 Negate PCS[x].
1 Assert PCS[x].
DSICTAS
DSI Clock and Transfer
Attributes Controlled by
DSICTAS
DSI Clock and Transfer
Attributes Controlled by
000
DSPI_CTAR0
100
DSPI_CTAR4
001
DSPI_CTAR1
101
DSPI_CTAR5
010
DSPI_CTAR2
110
DSPI_CTAR6
011
DSPI_CTAR3
111
DSPI_CTAR7
Содержание PXN2020
Страница 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Страница 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Страница 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Страница 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Страница 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Страница 162: ...Clocks Reset and Power CRP PXN20 Microcontroller Reference Manual Rev 1 6 30 Freescale Semiconductor...
Страница 182: ...Frequency Modulated Phase Locked Loop FMPLL PXN20 Microcontroller Reference Manual Rev 1 7 20 Freescale Semiconductor...
Страница 268: ...Boot Assist Module BAM PXN20 Microcontroller Reference Manual Rev 1 9 14 Freescale Semiconductor...
Страница 318: ...Interrupts and Interrupt Controller INTC PXN20 Microcontroller Reference Manual Rev 1 10 50 Freescale Semiconductor...
Страница 326: ...General Purpose Static RAM SRAM PXN20 Microcontroller Reference Manual Rev 1 11 8 Freescale Semiconductor...
Страница 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Страница 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Страница 460: ...Memory Protection Unit MPU PXN20 Microcontroller Reference Manual Rev 1 18 20 Freescale Semiconductor...
Страница 478: ...Error Correction Status Module ECSM PXN20 Microcontroller Reference Manual Rev 1 19 18 Freescale Semiconductor...
Страница 488: ...Software Watchdog Timer SWT PXN20 Microcontroller Reference Manual Rev 1 20 10 Freescale Semiconductor...
Страница 494: ...System Timer Module STM PXN20 Microcontroller Reference Manual Rev 1 21 6 Freescale Semiconductor...
Страница 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Страница 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Страница 926: ...Controller Area Network FlexCAN PXN20 Microcontroller Reference Manual Rev 1 29 42 Freescale Semiconductor...
Страница 990: ...Deserial Serial Peripheral Interface DSPI PXN20 Microcontroller Reference Manual Rev 1 30 64 Freescale Semiconductor...
Страница 1044: ...Enhanced Serial Communication Interface eSCI PXN20 Microcontroller Reference Manual Rev 1 31 54 Freescale Semiconductor...
Страница 1080: ...Cross Triggering Unit CTU PXN20 Microcontroller Reference Manual Rev 1 33 12 Freescale Semiconductor...
Страница 1134: ...Analog to Digital Converter ADC PXN20 Microcontroller Reference Manual Rev 1 34 54 Freescale Semiconductor...
Страница 1150: ...IEEE 1149 1 Test Access Port Controller JTAGC PXN20 Microcontroller Reference Manual Rev 1 35 16 Freescale Semiconductor...
Страница 1257: ...Nexus Development Interface NDI PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 36 107...
Страница 1258: ...Nexus Development Interface NDI PXN20 Microcontroller Reference Manual Rev 1 36 108 Freescale Semiconductor...
Страница 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...