
System Integration Unit (SIU)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
8-39
8.3.2.23
Halt Register (SIU_HLTn)
The SIU_HLT
n
register is used to halt the various peripherals by disabling the clocks to the module.
Writing a 1 to a HLT
n
bit drives a separate halt request to the associated peripheral. After completing any
task in progress, the peripheral shuts down its clock input and signals to the SIU_HLTACK
n
register that
it has halted. Writing a 0 to a HLT
n
bit drives a separate request to the associated peripheral causes the
peripheral to restart its clock input and signals to the SIU_HLTACK
n
register that it has restarted.
Writes to bits in SIU_HLT
n
that are not associated with a peripheral are reflected in the SIU_HLT
n
register
and in the SIU_HLTACK
n
register, but have no other effect.
Table 8-26. SIU_SYSCLK Field Descriptions
Field
Description
SYSCLKSEL
System Clock Select. The SYSCLKSEL bit selects the source for the system clock.
00 System clock supplied by 16 MHz IRC.
01 System clock supplied by 4 – 40 MHz_XTAL.
10 System clock supplied by FMPLL.
11 Reserved (defaults to 16 MHz IRC).
Note: The default SYSCLKSEL value may be modified by the BAM code execution to 0b01 to select the
4–40 MHz XTAL as the system clock source to support the serial download operation. Please see
Chapter 9, Boot Assist Module (BAM),
for more details.
SYSCLKDIV
System Clock Divide. The SYSCLKDIV bits select the divider value for the system clock. The SYSCLKDIV
divider is required in addition to the RFD to allow the other sources for the system clock (16 MHz IRC and
4 – 40 MHz XTAL) to be divided to slowest frequencies to improve power consumption.
000 Divide by 1.
001 Divide by 2.
010 Divide by 4.
011 Divide by 8.
100 Divide by 16.
101 – 111 Reserved (defaults to divide by 1).
LPCLKDIVn
Low-Power Peripheral Clock Divides. The LPCLKDIV bits select the divider values for each peripheral group.
00 Divide by 1.
01 Divide by 2.
10 Divide by 4.
11 Divide by 8.
LPCLKDIVn
Peripheral Set Number Peripheral Groups
LPCLKDIV0
Peripheral Set 1
eSCI, I
2
C
LPCLKDIV1
Peripheral Set 2
FlexCAN, SPI
LPCLKDIV2
Peripheral Set 3
ADC, CTU
LPCLKDIV3
Peripheral Set 4
eMIOS
Содержание PXN2020
Страница 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Страница 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Страница 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Страница 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Страница 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Страница 162: ...Clocks Reset and Power CRP PXN20 Microcontroller Reference Manual Rev 1 6 30 Freescale Semiconductor...
Страница 182: ...Frequency Modulated Phase Locked Loop FMPLL PXN20 Microcontroller Reference Manual Rev 1 7 20 Freescale Semiconductor...
Страница 268: ...Boot Assist Module BAM PXN20 Microcontroller Reference Manual Rev 1 9 14 Freescale Semiconductor...
Страница 318: ...Interrupts and Interrupt Controller INTC PXN20 Microcontroller Reference Manual Rev 1 10 50 Freescale Semiconductor...
Страница 326: ...General Purpose Static RAM SRAM PXN20 Microcontroller Reference Manual Rev 1 11 8 Freescale Semiconductor...
Страница 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Страница 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Страница 460: ...Memory Protection Unit MPU PXN20 Microcontroller Reference Manual Rev 1 18 20 Freescale Semiconductor...
Страница 478: ...Error Correction Status Module ECSM PXN20 Microcontroller Reference Manual Rev 1 19 18 Freescale Semiconductor...
Страница 488: ...Software Watchdog Timer SWT PXN20 Microcontroller Reference Manual Rev 1 20 10 Freescale Semiconductor...
Страница 494: ...System Timer Module STM PXN20 Microcontroller Reference Manual Rev 1 21 6 Freescale Semiconductor...
Страница 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Страница 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Страница 926: ...Controller Area Network FlexCAN PXN20 Microcontroller Reference Manual Rev 1 29 42 Freescale Semiconductor...
Страница 990: ...Deserial Serial Peripheral Interface DSPI PXN20 Microcontroller Reference Manual Rev 1 30 64 Freescale Semiconductor...
Страница 1044: ...Enhanced Serial Communication Interface eSCI PXN20 Microcontroller Reference Manual Rev 1 31 54 Freescale Semiconductor...
Страница 1080: ...Cross Triggering Unit CTU PXN20 Microcontroller Reference Manual Rev 1 33 12 Freescale Semiconductor...
Страница 1134: ...Analog to Digital Converter ADC PXN20 Microcontroller Reference Manual Rev 1 34 54 Freescale Semiconductor...
Страница 1150: ...IEEE 1149 1 Test Access Port Controller JTAGC PXN20 Microcontroller Reference Manual Rev 1 35 16 Freescale Semiconductor...
Страница 1257: ...Nexus Development Interface NDI PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 36 107...
Страница 1258: ...Nexus Development Interface NDI PXN20 Microcontroller Reference Manual Rev 1 36 108 Freescale Semiconductor...
Страница 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...