
Resets
PXN20 Microcontroller Reference Manual, Rev. 1
4-4
Freescale Semiconductor
4.3.2.8
Z0 Core Checkstop Reset
When the Z0 core enters a checkstop state, and the checkstop reset is enabled (SIU_SRCR[CRE1] bit), a
checkstop reset occurs. The internal reset signal and RESET pin are asserted. The SIU_RSR[CRS] bit is
set and all other reset status bits in the SIU_RSR are cleared.
4.3.2.9
JTAG Reset
A system reset occurs when JTAG is enabled and the EXTEST, CLAMP, or HIGHZ instruction is executed
by the JTAG controller. The internal reset signal is asserted. The state of the RESET pin is determined by
the JTAG instruction. The reset status bits in the SIU_RSR are unaffected by JTAG reset.
4.3.2.10
Software System Reset
A software system reset is caused by writing to the SIU_RCR[SSR] bit. Setting the SSR bit causes an
internal reset of the MCU. The internal reset signal and RESET pin are asserted. The SIU_RSR[SSRS] bit
is set, and all other reset status bits in the SIU_RSR are cleared.
4.4
Reset Configuration
The reset state of the system is:
•
All pads on ports A–K are placed in a disabled mode with output enables, input enables, and pull
devices all disabled. PK9 is configured for BOOTCFG function.
•
TDI pad is an input with pullup enabled.
•
TDO pad is an output with fastest slew rate selected.
•
TCK pad is an input with pulldown enabled.
•
TMS pad is an input with pullup enabled.
•
JCOMP pad is an input with pulldown enabled.
•
RESET pin is configured as open drain output with pullup disabled and initially driven low, but
switched to an input with pullup enabled after the reset sequence.
•
BOOTCFG pin is an input, the pin data is latched 4 clock cycles before the RESET signal is
negated (high).
•
Nexus pads
— The following configuration is valid as long as the NPC is out of reset and enabled via JTAG:
– EVTO output with fastest slew rate enabled, high
– EVTI output buffer disabled, input buffer enabled, pullup enabled
– MCKO output with fastest slew rate enabled. Low until MCKO_EN = 1
– MDO[11:0] output with fastest slew rate enabled, low
– MSEO[1:0] output with fastest slew rate enabled, high
NOTE
Nexus is only available on the 256MAPBGA emulation package.
Содержание PXN2020
Страница 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Страница 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Страница 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Страница 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Страница 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Страница 162: ...Clocks Reset and Power CRP PXN20 Microcontroller Reference Manual Rev 1 6 30 Freescale Semiconductor...
Страница 182: ...Frequency Modulated Phase Locked Loop FMPLL PXN20 Microcontroller Reference Manual Rev 1 7 20 Freescale Semiconductor...
Страница 268: ...Boot Assist Module BAM PXN20 Microcontroller Reference Manual Rev 1 9 14 Freescale Semiconductor...
Страница 318: ...Interrupts and Interrupt Controller INTC PXN20 Microcontroller Reference Manual Rev 1 10 50 Freescale Semiconductor...
Страница 326: ...General Purpose Static RAM SRAM PXN20 Microcontroller Reference Manual Rev 1 11 8 Freescale Semiconductor...
Страница 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Страница 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Страница 460: ...Memory Protection Unit MPU PXN20 Microcontroller Reference Manual Rev 1 18 20 Freescale Semiconductor...
Страница 478: ...Error Correction Status Module ECSM PXN20 Microcontroller Reference Manual Rev 1 19 18 Freescale Semiconductor...
Страница 488: ...Software Watchdog Timer SWT PXN20 Microcontroller Reference Manual Rev 1 20 10 Freescale Semiconductor...
Страница 494: ...System Timer Module STM PXN20 Microcontroller Reference Manual Rev 1 21 6 Freescale Semiconductor...
Страница 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Страница 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Страница 926: ...Controller Area Network FlexCAN PXN20 Microcontroller Reference Manual Rev 1 29 42 Freescale Semiconductor...
Страница 990: ...Deserial Serial Peripheral Interface DSPI PXN20 Microcontroller Reference Manual Rev 1 30 64 Freescale Semiconductor...
Страница 1044: ...Enhanced Serial Communication Interface eSCI PXN20 Microcontroller Reference Manual Rev 1 31 54 Freescale Semiconductor...
Страница 1080: ...Cross Triggering Unit CTU PXN20 Microcontroller Reference Manual Rev 1 33 12 Freescale Semiconductor...
Страница 1134: ...Analog to Digital Converter ADC PXN20 Microcontroller Reference Manual Rev 1 34 54 Freescale Semiconductor...
Страница 1150: ...IEEE 1149 1 Test Access Port Controller JTAGC PXN20 Microcontroller Reference Manual Rev 1 35 16 Freescale Semiconductor...
Страница 1257: ...Nexus Development Interface NDI PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 36 107...
Страница 1258: ...Nexus Development Interface NDI PXN20 Microcontroller Reference Manual Rev 1 36 108 Freescale Semiconductor...
Страница 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...