
Media Local Bus (MLB)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
27-39
Additionally, software may instruct the MLB to automatically disable a logical channel when MLB frame
synchronization is lost. To enable this feature, software must set CSCLR
n
[FSCD], which causes hardware
to automatically clear the Channel Enable bit (CECHR
n
[CE]) when synchronization is lost.
Frame synchronization is not supported for asynchronous, control, or isochronous channels.
27.4.9
Loop Back Test Mode
In order to facilitate silicon debug of the MLB Device, hardware supports the
Loop-Back Test Mode
. This
mode allows testing of the MLB pads, physical layer, link layer, channel protocol, and local channel buffer.
When the DCCR[LBM] bit is set, a data path is enabled which allows RX data from Channel 0 to be sent
out as TX data on Channel 1.
illustrates the
Loop-Back Test Mode
data path.
Figure 27-22. Loop-Back Test Mode Data Path
For
Loop-Back Test Mode
operation, software must perform the following steps:
•
Set the logical
ChannelAddresses
for Channel 0 and 1. (They cannot be the same address.)
•
Enable Channel 0 for receiving synchronous, asynchronous, control, or isochronous data.
•
Enable Channel 1 for transmitting the same channel data type as Channel 0.
•
Set the Loop-Back Mode bit (DCCR[LBM]).
Restrictions on the
Loop-Back Test Mode
are as follows:
•
No protocol errors or breaks are allowed on either the RX or TX channel.
•
Little-Endian mode must be disabled (DCCR[MLE] clear).
•
Isochronous packet lengths must be quadlet multiples.
•
Next Buffer Ready bits for Channels 0 and 1 must remain clear
(CSCR0[RDY] = CSCR1[RDY] = 0)
27.5
Initialization Information
The flowcharts in the following pages detail the intended software flow for the MLB Device peripheral.
These flowcharts are provided as examples only and are not intended as a source for firmware. Other valid
software flows are possible.
PADS
MediaLB Core
MediaLB
Link Logic
(Link Layer)
(Physical Layer)
MediaLB Interface
Channel 1
Local Buffer
1
Channel 0
Local Buffer
Channel 1
Protocol Engine
(TX)
Channel 0
Protocol Engine
(RX)
DCCR.LMB = 1
Содержание PXN2020
Страница 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Страница 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Страница 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Страница 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Страница 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Страница 162: ...Clocks Reset and Power CRP PXN20 Microcontroller Reference Manual Rev 1 6 30 Freescale Semiconductor...
Страница 182: ...Frequency Modulated Phase Locked Loop FMPLL PXN20 Microcontroller Reference Manual Rev 1 7 20 Freescale Semiconductor...
Страница 268: ...Boot Assist Module BAM PXN20 Microcontroller Reference Manual Rev 1 9 14 Freescale Semiconductor...
Страница 318: ...Interrupts and Interrupt Controller INTC PXN20 Microcontroller Reference Manual Rev 1 10 50 Freescale Semiconductor...
Страница 326: ...General Purpose Static RAM SRAM PXN20 Microcontroller Reference Manual Rev 1 11 8 Freescale Semiconductor...
Страница 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Страница 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Страница 460: ...Memory Protection Unit MPU PXN20 Microcontroller Reference Manual Rev 1 18 20 Freescale Semiconductor...
Страница 478: ...Error Correction Status Module ECSM PXN20 Microcontroller Reference Manual Rev 1 19 18 Freescale Semiconductor...
Страница 488: ...Software Watchdog Timer SWT PXN20 Microcontroller Reference Manual Rev 1 20 10 Freescale Semiconductor...
Страница 494: ...System Timer Module STM PXN20 Microcontroller Reference Manual Rev 1 21 6 Freescale Semiconductor...
Страница 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Страница 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Страница 926: ...Controller Area Network FlexCAN PXN20 Microcontroller Reference Manual Rev 1 29 42 Freescale Semiconductor...
Страница 990: ...Deserial Serial Peripheral Interface DSPI PXN20 Microcontroller Reference Manual Rev 1 30 64 Freescale Semiconductor...
Страница 1044: ...Enhanced Serial Communication Interface eSCI PXN20 Microcontroller Reference Manual Rev 1 31 54 Freescale Semiconductor...
Страница 1080: ...Cross Triggering Unit CTU PXN20 Microcontroller Reference Manual Rev 1 33 12 Freescale Semiconductor...
Страница 1134: ...Analog to Digital Converter ADC PXN20 Microcontroller Reference Manual Rev 1 34 54 Freescale Semiconductor...
Страница 1150: ...IEEE 1149 1 Test Access Port Controller JTAGC PXN20 Microcontroller Reference Manual Rev 1 35 16 Freescale Semiconductor...
Страница 1257: ...Nexus Development Interface NDI PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 36 107...
Страница 1258: ...Nexus Development Interface NDI PXN20 Microcontroller Reference Manual Rev 1 36 108 Freescale Semiconductor...
Страница 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...