
Interrupts and Interrupt Controller (INTC)
PXN20 Microcontroller Reference Manual, Rev. 1
10-48
Freescale Semiconductor
Figure 10-23. NMI Connections
10.7
Dynamic Interrupt Priority Elevation
10.7.1
e200z6 Dynamic Priority Elevation
Dynamic priority elevation is not supported by the e200z6 core since the appropriate control bits are not
implemented in the HID1 register.
10.7.2
e200z0 Dynamic Priority Elevation
The e200z0 processor can be configured to support critical and/or external interrupts. Furthermore, the
processor can be configured to employ priority elevation on critical and/or external interrupt events.
Critical interrupts come from outside the platform, and are routed directly to the processor’s critical
interrupt input. External interrupts are routed through the interrupt controller. In addition to the interrupt
notification signals, various processor specific configuration flags from the e200z0 processor’s Machine
Check Register (MCR[ee,ce]) and the Hardware Implementation register (HID1) are sent to the ECSM to
determine when interrupt servicing is enabled and when high-priority elevation should be enabled. If the
e200z0 processor is configured to allow high-priority elevation on critical interrupt events, the ECSM
generates the high-priority signal upon critical interrupt detection and holds it active for the duration of
interrupt servicing, until a return from critical interrupt (rfci) is detected. If the e200z0 processor is
configured to allow high-priority elevation on external interrupt events, the ECSM generates the
high-priority signal upon external interrupt detection and holds it active for the duration of interrupt
servicing, until a return from interrupt (rfi) is detected.
•
•
•
•
Interrupt
controller
DMA/Interrupt S
e
lect
EIF0
EIF1
EIF2
EIF3
EIF4
EIF15
IMUX
DMA
request
eDMA
OVF0
OVF1
OVF15
SIU_OSR
SIU_EISR
External
IRQ pins or
internal
sources
•
•
•
•
•
SIU_DIRSR
SIU
NMI1
NMI0
PC6
PC5
•
•
•
Secondary
CPU
Primary
CPU
•
•
Overrun
request
Critical
interrupt
EIF4–EIF15
DIRS0
DIRS1
DIRS0
DIRS1
DIRS0
DIRS1
Содержание PXN2020
Страница 1: ...PXN20 Microcontroller Reference Manual Devices Supported PXN2020 PXN2120 PXN20RM Rev 1 06 2011...
Страница 42: ...PXN20 Microcontroller Reference Manual Rev 1 lxiv Freescale Semiconductor...
Страница 64: ...Introduction PXN20 Microcontroller Reference Manual Rev 1 1 22 Freescale Semiconductor...
Страница 112: ...Signal Description PXN20 Microcontroller Reference Manual Rev 1 3 44 Freescale Semiconductor...
Страница 118: ...Resets PXN20 Microcontroller Reference Manual Rev 1 4 6 Freescale Semiconductor...
Страница 162: ...Clocks Reset and Power CRP PXN20 Microcontroller Reference Manual Rev 1 6 30 Freescale Semiconductor...
Страница 182: ...Frequency Modulated Phase Locked Loop FMPLL PXN20 Microcontroller Reference Manual Rev 1 7 20 Freescale Semiconductor...
Страница 268: ...Boot Assist Module BAM PXN20 Microcontroller Reference Manual Rev 1 9 14 Freescale Semiconductor...
Страница 318: ...Interrupts and Interrupt Controller INTC PXN20 Microcontroller Reference Manual Rev 1 10 50 Freescale Semiconductor...
Страница 326: ...General Purpose Static RAM SRAM PXN20 Microcontroller Reference Manual Rev 1 11 8 Freescale Semiconductor...
Страница 372: ...e200z6 Core Z6 PXN20 Microcontroller Reference Manual Rev 1 13 8 Freescale Semiconductor...
Страница 412: ...e200z0 Core Z0 PXN20 Microcontroller Reference Manual Rev 1 14 14 Freescale Semiconductor...
Страница 460: ...Memory Protection Unit MPU PXN20 Microcontroller Reference Manual Rev 1 18 20 Freescale Semiconductor...
Страница 478: ...Error Correction Status Module ECSM PXN20 Microcontroller Reference Manual Rev 1 19 18 Freescale Semiconductor...
Страница 488: ...Software Watchdog Timer SWT PXN20 Microcontroller Reference Manual Rev 1 20 10 Freescale Semiconductor...
Страница 494: ...System Timer Module STM PXN20 Microcontroller Reference Manual Rev 1 21 6 Freescale Semiconductor...
Страница 821: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 27 49...
Страница 822: ...Media Local Bus MLB PXN20 Microcontroller Reference Manual Rev 1 27 50 Freescale Semiconductor...
Страница 926: ...Controller Area Network FlexCAN PXN20 Microcontroller Reference Manual Rev 1 29 42 Freescale Semiconductor...
Страница 990: ...Deserial Serial Peripheral Interface DSPI PXN20 Microcontroller Reference Manual Rev 1 30 64 Freescale Semiconductor...
Страница 1044: ...Enhanced Serial Communication Interface eSCI PXN20 Microcontroller Reference Manual Rev 1 31 54 Freescale Semiconductor...
Страница 1080: ...Cross Triggering Unit CTU PXN20 Microcontroller Reference Manual Rev 1 33 12 Freescale Semiconductor...
Страница 1134: ...Analog to Digital Converter ADC PXN20 Microcontroller Reference Manual Rev 1 34 54 Freescale Semiconductor...
Страница 1150: ...IEEE 1149 1 Test Access Port Controller JTAGC PXN20 Microcontroller Reference Manual Rev 1 35 16 Freescale Semiconductor...
Страница 1257: ...Nexus Development Interface NDI PXN20 Microcontroller Reference Manual Rev 1 Freescale Semiconductor 36 107...
Страница 1258: ...Nexus Development Interface NDI PXN20 Microcontroller Reference Manual Rev 1 36 108 Freescale Semiconductor...
Страница 1376: ...Memory Map PXN20 Microcontroller Reference Manual Rev 1 A 118 Freescale Semiconductor...