MS51
Nov. 28, 2019
Page
40
of 491
Rev 1.00
MS51
32K
SE
RIES
TE
CHNICAL RE
F
EREN
CE MA
N
UAL
SFR Description and Reset Values
6.1.7.3
Register
Definition
Add
re
s
s
P
a
ge
MSB
7
6
5
4
3
2
1
LSB
[1]
0
Reset
Value
[2]
TA
EIPH1
Extensive interrupt
priority high 1
FFH 0
-
-
PPWM3H
PPWM2H
PPWM1H
PWKTH
PT3H
PSH_1
0000 0000b
LVRDIS
LVR Disable
FFH 1
LVRDIS[7:0]
0000 0000b
Y
PIPS6
Pin Interrupt Control
6
FFH 2
-
BSEL2
BSEL1
BSEL0
-
BSEL2
BSEL1
BSEL0
0000 0000b
-
-
FEH 0
-
-
-
-
-
-
-
-
-
EIP1
Extensive interrupt
priority 1
FEH 1
-
-
PPWM3
PPWM2
PPWM1
PWKT
PT3
PS_1
0000 0000b
PIPS5
Pin Interrupt Control
5
FEH 2
-
PSEL2
PSEL1
PSEL0
-
BSEL2
BSEL1
BSEL0
0000 0000b
PORDIS
PWM0 mask data
FDH 0
PORDIS[7:0]
0000 0000b
Y
-
-
FDH 1
-
-
-
-
-
-
-
-
-
-
PIPS4
Pin Interrupt Control
4
FDH 2
-
PSEL2
PSEL1
PSEL0
-
BSEL2
BSEL1
BSEL0
0000 0000b
PWM0MD PWM0 mask data
FCH 0
-
-
PMD5
PMD4
PMD3
PMD2
PMD1
PMD0
0000 0000b
-
-
FCH 1
-
-
-
-
-
-
-
-
-
PIPS3
Pin Interrupt Control
3
FCH 2
-
PSEL2
PSEL1
PSEL0
-
BSEL2
BSEL1
BSEL0
0000 0000b
PWM0ME
N
PWM0 mask enable FBH 0
-
-
PMEN5
PMEN4
PMEN3
PMEN2
PMEN1
PMEN0
0000 0000b
-
-
FBH 1
-
-
-
-
-
-
-
-
-
PIPS2
Pin Interrupt Control
2
FBH 2
-
PSEL2
PSEL1
PSEL0
BSEL2
BSEL1
BSEL0
0000 0000b
PWM0DT
CNT
PWM0 dead-time
counter
FAH 0
PWM0DTCNT[7:0]
0000 0000b
Y
-
-
FAH 1
-
-
-
-
-
-
-
-
-
PIPS1
Pin Interrupt Control
1
FAH 2
-
PSEL2
PSEL1
PSEL0
-
BSEL2
BSEL1
BSEL0
0000 0000b
PWM0DT
EN
PWM0 dead-time
enable
F9H 0
-
-
-
PWM0DTCN
T.8
-
PDT45EN
PDT23EN
PDT01EN 0000 0000b
Y
-
-
F9H 1
-
-
-
-
-
-
-
-
-
PIPS0
Pin Interrupt Control
0
F9H 2
-
PSEL2
PSEL1
PSEL0
-
BSEL2
BSEL1
BSEL0
0000 0000b
SCON_1
Serial port 1 control
F8H A
SM0_1
FE_1
SM1_1
SM2_1
REN_1
TB8_1
RB8_1
TI_1
RI_1
0000 0000b
EIPH
Extensive interrupt
priority high
F7H
0
PT2H
PSPIH
PFBH
PWDTH
PPWMH
PCAPH
PPIH
PI2CH
0000 0000b
-
-
F7H 1
-
-
-
-
-
-
-
-
-
PIPS7
Pin Interrupt Control
7
F7H
2
-
PSEL2
PSEL1
PSEL0
-
BSEL2
BSEL1
BSEL0
0000 0000b
AINDIDS0
ADC channel digital
input disable
F6H
0
P11DIDS
P03DIDS
P04DIDS
P05DIDS
P06DIDS
P07DIDS
P30DIDS
P17DIDS 0000 0000b
-
-
F6H 1
-
-
-
-
-
-
-
-
-
SC2CR1
SC2 Control Register
1
F6H
2
OPE
PBOFF
WLS1
WLS0
TXDMAEN RXDMAEN CLKKEEP
UARTEN
SPDR
SPI data
F5H 0
SPDR[7:0]
0000 0000b
-
-
F5H 1
-
-
-
-
-
-
-
-
-
-
SC2CR0
SC2 Control Register
0
F5H
2
NSB
T
RXBGTEN
CONSEL
AUTOCEN
TXOFF
RXOFF
SCEN
0000 0000b
SPSR
SPI status
F4H 0
SPIF
WCOL
SPIOVF
MODF
DISMODF
TXBUF
-
-
0000 0000b
-
-
F4H 1
-
-
-
-
-
-
-
-
-
SC1CR1
SC1 Control Register
1
F4H
2
OPE
PBOFF
WLS1
WLS0
TXDMAEN RXDMAEN CLKKEEP
UARTEN 0000 0000b
SPCR
SPI control
F3H 0
SSOE
SPIEN
LSBFE
MSTR
CPOL
CPHA
SPR1
SPR0
0000 0000b
SPCR2
SPI control 2
F3H 1
-
-
-
-
-
-
SPIS1
SPIS0
0000 0000b
SC1CR0
SC1 Control Register
0
F3H
2
NSB
T
RXBGTEN
CONSEL
AUTOCEN
TXOFF
RXOFF
SCEN
0000 0000b
CAPCON4
Input capture control
4
F2H
0
-
-
-
-
CAP23
CAP22
CAP21
CAP20
0000 0000b
-
-
F2H 1
-
-
-
-
-
-
-
-
-
SC0CR1
SC0 Control Register
1
F2H
2
OPE
PBOFF
WLS1
WLS0
TXDMAEN RXDMAEN CLKKEEP
UARTEN 0000 0000b
CAPCON3
Input capture control
3
F1H
0
CAP13
CAP12
CAP11
CAP10
CAP03
CAP02
CAP01
CAP00
0000 0000b
-
-
F1H 1
-
-
-
-
-
-
-
-
-
SC0CR0
SC0 Control Register
0
F1H
2
NSB
T
RXBGTEN
CONSEL
AUTOCEN
TXOFF
RXOFF
SCEN
0000 0000b
B
B register
F0H A
B.7
B.6
B.5
B.4
B.3
B.2
B.1
B.0
0000 0000b
EIP
Extensive interrupt
priority
EFH
0
PT2
PSPI
PFB
PWDT
PPWM
PCAP
PPI
PI2C
0000 0000b
-
-
EFH 1
-
-
-
-
-
-
-
-
-