MS51
Nov. 28, 2019
Page
345
of 491
Rev 1.00
MS51
32K
SE
RIES
TE
CHNICAL RE
F
EREN
CE MA
N
UAL
PWM0FBD
– PWM Fault Brake Data
Register
SFR Address
Reset Value
PWM0FBD
D7H, Page 0
0000_0000 b
7
6
5
4
3
2
1
0
FBF
FBINLS
FBD5
FBD4
FBD3
FBD2
FBD1
FBD0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Name
Description
7
FBF
Fault Brake flag
This flag is set when FBINEN is set as 1 and FB pin detects an edge, which matches FBINLS
(PWM0FBD.6) selection. This bit is cleared by software. After FBF is cleared, Fault Brake data
output will not be released until PWM0RUN (PWM0CON0.7) is set.
6
FBINLS
FB pin input level selection
0 = Falling edge.
1 = Rising edge.
5:0
FBDx
PWMx Fault Brake data
0 = PWM0Cx signal is overwritten by 0 once Fault Brake asserted.
1 = PWM0Cx signal is overwritten by 1 once Fault Brake asserted.