MS51
Nov. 28, 2019
Page
331
of 491
Rev 1.00
MS51
32K
SE
RIES
TE
CHNICAL RE
F
EREN
CE MA
N
UAL
Bit
Name
Description
3
PWM3RUN
PWM3 run enable
0 = PWM3 stays in idle.
1 = PWM3 starts running.
Note:
This bit is only for PWM0CON0.
2
PWM2RUN
PWM2 run enable
0 = PWM2 stays in idle.
1 = PWM2 starts running.
Note:
This bit is only for PWM0CON0.
1
PWM1RUN
PWM1 run enable
0 = PWM1 stays in idle.
1 = PWM1 starts running.
Note:
This bit is only for PWM0CON0.
0
P33FBINEN
P33 FB pin input enable
0 = PWM0 output Fault Braked by P33 FB pin input Disabled.
1 = PWM0 output Fault Braked by P33 FB pin input Enabled. Once an edge, which matches
FBINLS (FBD.6) selection, occurs on FB pin, PWM0C0~C5 output Fault Brake data in
FBD register. PWMRUN (PWM0CON0.7) will also be automatically cleared by hardware.
The PWM output resumes when PWMRUN is set again.
Note:
This bit is only for PWM0CON0.