CHAPTER 17 COMPACTFLASH CONTROLLER (ECU)
User’s Manual U14272EJ3V0UM
333
Figure 17-1. CompactFlash Interrupt Logic
CDSTCHGREG
(Index 0x04)
DMUX
DMUX
OR
AND/
OR
SIRQ(3:0)
(Index 0x05)
IRQSEL(3:0)
(Index 0x03)
INTSTATREG
(0x0B00 08F8)
INTMSKREG
(0x0B00 08FA)
Status
change
interrupt
BATDEAD/STSCHG#
(CF_STSCHG#)
IREQ (CF_BUSY#)
CD1#, CD2#/
SWCDINT bit
RDY/BSY#
(CF_BUSY#)
IRQ3
IRQ4
IRQ15
IRQ3
IRQ4
IRQ15
IRQ3
IRQ4
IRQ15
IRQ3
IRQ4
IRQ15
IMSK3
IMSK4
IMSK15
ecuint
(to ICU)
:
:
:
:
:
:
:
:
:
:
Remark
All IRQ signals are ORed together to generate ecuint after ANDed with IMSK0n bits in the
INTMSKREG register (n = 0 to 15).
17.3.3 CFG_REG_1 (0x0B00 08FE)
Bit
15
14
13
12
11
10
9
8
Name
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
R/W
R
R
R
R
R
R
R
R
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
Name
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
WSE
R/W
R
R
R
R
R
R
R
R/W
Reset
0
0
0
0
0
0
0
1
Bit
Name
Function
15 to 1
Reserved
0 is returned when read
0
WSE
Internal ISA cycle 1 wait state insertion enable. This bit controls wait insertion
when accessing the ECU registers. Write 1 to this bit when write.
1 : Enable
Содержание VR4181 mPD30181
Страница 2: ...User s Manual U14272EJ3V0UM 2 MEMO ...