CHAPTER 5 INITIALIZATION INTERFACE
User’s Manual U14272EJ3V0UM
100
5.1.4 Software shutdown
When the software executes the HIBERNATE instruction, the V
R
4181 sets the MPOWER pin as inactive, then
enters reset status. Recovery from reset status occurs when the POWER pin or DCD# signal is asserted or when an
unmasked wake-up interrupt request is occurred.
A reset by software shutdown initializes the entire internal state except for the RTC timer, the GIU, and the PMU.
After a reset, the processor becomes the system bus master, which executes a Cold Reset exception sequence
and begins to access the reset vectors in the ROM space. Since only part of the internal status is reset when a reset
occurs in the V
R
4181, the processor should be completely initialized by software (see 5.4 Notes on Initialization).
Cauiton
The V
R
4181 does not set the DRAM to self-refresh mode at the transition to Hibernate mode from
Fullspeed mode. To preserve DRAM data, software must set the DRAM to self-refresh mode. For
details, refer to CHAPTER 10 POWER MANAGEMENT UNIT (PMU).
Figure 5-4. Software Shutdown
16MasterClock
Note2
Reset# (Internal)
ColdReset# (Internal)
MPOW ER (Output)
POWER (Input)
RTC (Internal,
32.768 kHz)
16 ms
PLL (Internal)
> 32 ms
POWERON (Output)
Note1
Stable oscillation
Undefined
Stopped
Stable oscillation
Notes 1. Wait time for activation. It can be changed by setting the PMUWAITREG register.
2. MasterClock is the basic clock used in the CPU core. Its frequency is one forth of TClock
frequency.
Содержание VR4181 mPD30181
Страница 2: ...User s Manual U14272EJ3V0UM 2 MEMO ...