CHAPTER 13 GENERAL PURPOSE I/O UNIT (GIU)
User’s Manual U14272EJ3V0UM
272
13.3.22 PCSMODE (0x0B00 032C)
Bit
15
14
13
12
11
10
9
8
Name
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
R/W
R
R
R
R
R
R
R
R
RTCRST
0
0
0
0
0
0
0
0
Other resets
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
Name
PCS1MIOB
PCS1DSIZE
PCS1MD1
PCS1MD0
PCS0MIOB
PCS0DSIZE
PCS0MD1
PCS0MD0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
RTCRST
0
0
0
0
0
0
0
0
Other resets
Note
Note
Note
Note
Note
Note
Note
Note
Bit
Name
Function
15 to 8
Reserved
0 is returned when read
7
PCS1MIOB
Programmable chip select 1 target cycle
0 : Enabled only during I/O cycles
1 : Enabled only during memory cycles
6
PCS1DSIZE
Programmable chip select 1 data size
0 : Defined as an 8-bit device. During accesses to the address range specified
for PCS1, 8-bit cycles will be generated unless MEMCS16# or IOCS16# is
asserted.
1 : Defined as a 16-bit device. During accesses to the address range specified
for PCS1 16-bit cycles will be generated.
5, 4
PCS1MD(1:0)
Programmable chip select 1 mode
00 : Disabled
01 : Qualified also with I/O or memory read strobe
10 : Qualified also with I/O or memory write strobe
11 : Based on address decode only
3
PCS0MIOB
Programmable chip select 0 target cycle
0 : Enabled only during I/O cycles
1 : Enabled only during memory cycles
2
PCS0DSIZE
Programmable chip select 0 data size
0 : Defined as an 8-bit device. During accesses to the address range specified
for PCS0, 8-bit cycles will be generated unless MEMCS16# or IOCS16# is
asserted.
1 : Defined as a 16-bit device. During accesses to the address range specified
for PCS0 16-bit cycles will be generated.
1, 0
PCS0MD(1:0)
Programmable chip select 0 mode
00 : Disabled
01 : Qualified also with I/O or Memory read strobe
10 : Qualified also with I/O or Memory write strobe
11 : Based on address decode only
Note Holds the value before reset
Содержание VR4181 mPD30181
Страница 2: ...User s Manual U14272EJ3V0UM 2 MEMO ...