CHAPTER 20 SERIAL INTERFACE UNIT 2 (SIU2)
User’s Manual U14272EJ3V0UM
382
20.3.4 SIUIE_2 (0x0C00 0001: LCR7 = 0)
Bit
7
6
5
4
3
2
1
0
Name
Reserved
Reserved
Reserved
Reserved
IE3
IE2
IE1
IE0
R/W
R
R
R
R
R/W
R/W
R/W
R/W
RTCRST
0
0
0
0
0
0
0
0
Other resets
0
0
0
0
0
0
0
0
Bit
Name
Function
7 to 4
Reserved
0 is returned when read
3
IE3
Modem status interrupt
1 : Enable
0 : Prohibit
2
IE2
Receive status interrupt
1 : Enable
0 : Prohibit
1
IE1
Transmit holding register empty interrupt
1 : Enable
0 : Prohibit
0
IE0
Receive data ready interrupt or character timeout interrupt in FIFO mode
1 : Enable
0 : Prohibit
This register is used to specify interrupt enable/prohibit settings for the five types of interrupt requests used in the
SIU2.
An interrupt is enabled by setting the corresponding bit to 1.
Overall use of interrupt functions can be halted by setting bits 0 to 3 of this register to 0.
When interrupts are prohibited, “pending” is not displayed in the IIR0 bit in the SIUIID_2 register even when
interrupt conditions have been met.
Other functions in the SIU2 are not affected even though interrupts are prohibited and the settings in the SIULS_2
register and SIUMS_2 register are valid.
To access this register, set the LCR7 bit (bit 7 of the SIULC_2 register) to 0.
Содержание VR4181 mPD30181
Страница 2: ...User s Manual U14272EJ3V0UM 2 MEMO ...