CHAPTER 7 DMA CONTROL UNIT (DCU)
User’s Manual U14272EJ3V0UM
147
7.2.3 Speaker source 1 address registers
(1) SPKRSRC1REG1 (0x0A00 0028)
Bit
15
14
13
12
11
10
9
8
Name
SS1A15
SS1A14
SS1A13
SS1A12
SS1A11
SS1A10
SS1A9
SS1A8
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
At reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
Name
SS1A7
SS1A6
SS1A5
SS1A4
SS1A3
SS1A2
SS1A1
SS1A0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
At reset
0
0
0
0
0
0
0
0
Bit
Name
Function
15 to 0
SS1A(15:0)
Lower 16 bits (A(15:0)) of DMA source 1 address for Speaker
(2) SPKRSRC1REG2 (0x0A00 002A)
Bit
15
14
13
12
11
10
9
8
Name
SS1A31
SS1A30
SS1A29
SS1A28
SS1A27
SS1A26
SS1A25
SS1A24
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
At reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
Name
SS1A23
SS1A22
SS1A21
SS1A20
SS1A9
SS1A18
SS1A17
SS1A16
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
At reset
0
0
0
0
0
0
0
0
Bit
Name
Function
15 to 0
SS1A(31:16)
Upper 16 bits (A(31:16)) of DMA source 1 address for Speaker
These two registers specify the source memory address of the primary DMA buffer for the Speaker channel.
Содержание VR4181 mPD30181
Страница 2: ...User s Manual U14272EJ3V0UM 2 MEMO ...