CHAPTER 5 INITIALIZATION INTERFACE
User’s Manual U14272EJ3V0UM
101
5.1.5 HALTimer shutdown
After an RTC reset or RSTSW reset is canceled, if the HALTimer is not canceled (the HALTIMERRST bit of the
PMUCNTREG register is not set) by software within about four seconds, the V
R
4181 enters reset status. Recovery
from reset status occurs when the POWER pin is asserted or when a ElapsedTime interrupt request occurs.
A reset by HALTimer initializes the entire internal state except for the RTC timer, the GIU, and the PMU.
After a reset, the processor becomes the system bus master, which executes a Cold Reset exception sequence
and begins to access the reset vectors in the ROM space. Since only part of the internal status is reset when a reset
occurs in the V
R
4181, the processor should be completely initialized by software (see 5.4 Notes on Initialization).
Caution
The V
R
4181 does not sets the DRAM to self-refresh mode by HALTimer shutdown. Therefore, the
contents of DRAM after a HALTimer shutdown are not at all guaranteed.
Figure 5-5. HALTimer Shutdown
16MasterClock
Note2
Reset# (Internal)
ColdReset# (Internal)
MPOW ER (Output)
POWER (Input)
RTC (Internal,
32.768 kHz)
16 ms
PLL (Internal)
> 32 ms
POWERON (Output)
Note1
Undefined
Stopped
Stable oscillation
about 4 s
Stable oscillation
Notes 1. Wait time for activation. It can be changed by setting the PMUWAITREG register.
2. MasterClock is the basic clock used in the CPU core. Its frequency is one forth of TClock
frequency.
Содержание VR4181 mPD30181
Страница 2: ...User s Manual U14272EJ3V0UM 2 MEMO ...