CHAPTER 21 LCD CONTROLLER
User’s Manual U14272EJ3V0UM
422
21.4.13 FBSTADREG1 (0x0A00 0418)
Bit
15
14
13
12
11
10
9
8
Name
FBSA15
FBSA14
FBSA13
FBSA12
FBSA11
FBSA10
FBSA9
FBSA8
R/W
R/w
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
Name
FBSA7
FBSA6
FBSA5
FBSA4
FBSA3
FBSA2
FBSA1
FBSA0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit
Name
Function
15 to 0
FBSA(15:0)
Frame buffer start address (lower 16 bits)
Caution
FBSA(2:0) bits must be cleared to 0.
21.4.14 FBSTADREG2 (0x0A00 041A)
Bit
15
14
13
12
11
10
9
8
Name
FBSA31
FBSA30
FBSA29
FBSA28
FBSA27
FBSA26
FBSA25
FBSA24
R/W
R
R
R
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit
7
6
5
4
3
2
1
0
Name
FBSA23
FBSA22
FBSA21
FBSA20
FBSA19
FBSA18
FBSA17
FBSA16
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Reset
0
0
0
0
0
0
0
0
Bit
Name
Function
15 to 0
FBSA(31:16)
Frame buffer start address (upper 16 bits)
FBSA(31:29) are always 0 when read.
The FBSTADREG1 and FBSTADREG2 registers are used to specify the frame buffer starting address. The frame
buffer is linear and the pixels are packed. This address corresponds to the first, top left pixel of the screen.
Содержание VR4181 mPD30181
Страница 2: ...User s Manual U14272EJ3V0UM 2 MEMO ...