CHAPTER 13 GENERAL PURPOSE I/O UNIT (GIU)
User’s Manual U14272EJ3V0UM
264
13.3.13 GPHIBSTL (0x0B00 0318)
Bit
15
14
13
12
11
10
9
8
Name
GPHST15
GPHST14
GPHST13
GPHST12
GPHST11
GPHST10
GPHST9
GPHST8
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
RTCRST
0
0
0
0
0
0
0
0
Other resets
Note
Note
Note
Note
Note
Note
Note
Note
Bit
7
6
5
4
3
2
1
0
Name
GPHST7
GPHST6
GPHST5
GPHST4
GPHST3
GPHST2
GPHST1
GPHST0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
RTCRST
0
0
0
0
0
0
0
0
Other resets
Note
Note
Note
Note
Note
Note
Note
Note
Bit
Name
Function
15 to 0
GPHST(15:0)
GPIO Hibernate pin state control. There is a one-to-one correspondence between
these bits and GPIO pins. These bits determine the state of GPIO(15:0) pins
during Hibernate mode as follows:
0 : Output pin is in high impedance
Input pin is ignored during Hibernate mode
1 : Output pin remains actively driven
Input pin is monitored during Hibernate mode
Note Holds the value before reset
Remark
In order to support wake-up events on one of the GPIO(15:0) pins, the associated GPHST bit must be
set to 1.
Содержание VR4181 mPD30181
Страница 2: ...User s Manual U14272EJ3V0UM 2 MEMO ...