CHAPTER 2 PIN FUNCTIONS
User’s Manual U14272EJ3V0UM
54
2.2.2 LCD interface signals
Signal name
I/O
Description of function
SHCLK/LCDCS#
Output
LCD shift clock output or chip select for external LCD controller.
LOCLK/MEMCS16#
I/O
LCD load clock output or bus sizing request input for system bus memory access.
When using as MEMCS16#, the external agent must activate this signal at the
system bus memory access in 16-bit width.
FLM/MIPS16EN
I/O
The function of this pin differs depending on the operating status.
<During RTC reset (input)>
This signal enables use of MIPS16 instructions.
0: Disable use of MIPS16 instructions
1: Enable use of MIPS16 instructions
<During normal operation (output)>
LCD first line clock output.
FPD(7:4)/GPIO(15:12)
Note
Output
See 2.2.11 General-purpose I/O signals in this section.
FPD(3:0)
Note
Output
LCD screen data.
VPLCD/VPGPIO1
Output
LCD logic power control. This signal may be defined as a general-purpose output
when an external LCD controller is used.
VPBIAS/VPGPIO0
Output
LCD bias power control. This signal may be defined as a general-purpose output
when an external LCD controller is used.
Note Connection between FPD(7:0) of the V
R
4181 and LCD panel data lines differs depending on the panel data
width as below.
For details, refer to CHAPTER 21 LCD CONTROLLER.
V
R
4181
LCD Panel Data (4-bit width)
LCD Panel Data (8-bit width)
FPD0
Data Line 0
Data Line 4
FPD1
Data Line 1
Data Line 5
FPD2
Data Line 2
Data Line 6
FPD3
Data Line 3
Data Line 7
FPD4
−
Data Line 0
FPD5
−
Data Line 1
FPD6
−
Data Line 2
FPD7
−
Data Line 3
Содержание VR4181 mPD30181
Страница 2: ...User s Manual U14272EJ3V0UM 2 MEMO ...