User’s Manual U14272EJ3V0UM
25
LIST OF FIGURES (2/3)
Fig. No.
Title
Page
5-1.
RTC Reset ..................................................................................................................................................
97
5-2.
RSTSW Reset .............................................................................................................................................
98
5-3.
Deadman’s Switch Reset ............................................................................................................................
99
5-4.
Software Shutdown ..................................................................................................................................... 100
5-5.
HALTimer shutdown ................................................................................................................................... 101
5-6.
V
R
4181 Activation Sequence (When Activation Is OK) ............................................................................... 102
5-7.
V
R
4181 Activation Sequence (When Activation Is NG) .............................................................................. 103
5-8.
Cold Reset .................................................................................................................................................. 104
5-9.
Soft Reset ................................................................................................................................................... 105
6-1.
V
R
4181 Internal Bus Structure .................................................................................................................... 108
6-2.
ROM Read Cycle and Access Parameters ................................................................................................. 114
6-3.
Ordinary ROM Read Cycle (WROMA(3:0) = 0101) .................................................................................... 125
6-4.
PageROM Read Cycle (WROMA(3:0) = 0011, WPROM(2:0) = 001) ......................................................... 126
6-5.
Flash Memory Read Cycle (Rtype(1:0) = 01, WROMA(3:0) = 0101) .......................................................... 127
6-6.
Flash Memory Write Cycle (Rtype(1:0) = 01, WROMA(3:0) = 0100) .......................................................... 127
6-7.
External EDO DRAM Configuration ............................................................................................................ 128
6-8.
SDRAM Configuration ................................................................................................................................. 130
8-1.
SCK and SI/SO Relationship ...................................................................................................................... 157
9-1.
Outline of Interrupt Control .......................................................................................................................... 172
10-1.
Transition of V
R
4181 Power Mode .............................................................................................................. 189
10-2.
EDO DRAM Signals on RSTSW Reset (SDRAM Bit = 0) ........................................................................... 192
10-3.
Activation via Power Switch Interrupt Request (BATTINH = H) .................................................................. 195
10-4.
Activation via Power Switch Interrupt Request (BATTINH = L) .................................................................. 195
10-5.
Activation via CompactFlash Interrupt Request (BATTINH = H) ................................................................ 196
10-6.
Activation via CompactFlash Interrupt Request (BATTINH = L) ................................................................. 196
10-7.
Activation via GPIO Activation Interrupt Request (BATTINH = H) .............................................................. 197
10-8.
Activation via GPIO Activation Interrupt Request (BATTINH = L) ............................................................... 197
10-9.
Activation via DCD Interrupt Request (BATTINH = H) ................................................................................ 199
10-10.
Activation via DCD Interrupt Request (BATTINH = L) ................................................................................ 199
10-11.
Activation via ElapsedTime Interrupt Request (BATTINH = H) ................................................................... 200
10-12.
Activation via ElapsedTime Interrupt Request (BATTINH = L) ................................................................... 200
13-1.
GPIO(15:0) Interrupt Request Detecting Logic ........................................................................................... 243
Содержание VR4181 mPD30181
Страница 2: ...User s Manual U14272EJ3V0UM 2 MEMO ...