User’s Manual U15109EJ3V0UD
31
LIST OF TABLES (2/4)
Table No.
Title
Page
7-4
Description of Key Return Detection Pin ....................................................................................................... 253
8-1
Configuration of Timers 0, 1, and 7 to 12 ...................................................................................................... 257
8-2
Valid Edge of TIn0 Pin and Capture Trigger of CRn0 ................................................................................... 258
8-3
Valid Edge of TIn1 Pin and Capture Trigger of CRn0 ................................................................................... 258
8-4
Valid Edge of TIn0 Pin and Capture Trigger of CRn1 ................................................................................... 259
8-5
Configuration of Timers 5 and 6 .................................................................................................................... 297
9-1
Interval Time of Interval Timer....................................................................................................................... 310
9-2
Configuration of Watch Timer........................................................................................................................ 310
9-3
Interval Time of Interval Timer....................................................................................................................... 314
10-1
Loop Detection Time of Watchdog Timer...................................................................................................... 317
10-2
Interval Time of Interval Timer....................................................................................................................... 317
10-3
Watchdog Timer Configuration...................................................................................................................... 318
10-4
Loop Detection Time of Watchdog Timer...................................................................................................... 321
10-5
Interval Time of Interval Timer....................................................................................................................... 322
11-1
Configuration of CSIn .................................................................................................................................... 325
11-2
Configuration of CSI4 .................................................................................................................................... 331
11-3
CSIn Configuration ........................................................................................................................................ 344
11-4
SCKn Pin Output Status................................................................................................................................ 369
11-5
SOn Pin Output Status .................................................................................................................................. 369
11-6
Configuration of I
2
Cn ..................................................................................................................................... 373
11-7
INTIICn Generation Timing and Wait Control................................................................................................ 414
11-8
Extension Code Bit Definitions ...................................................................................................................... 415
11-9
Status During Arbitration and Interrupt Request Generation Timing ............................................................. 417
11-10
Wait Periods .................................................................................................................................................. 418
11-11
Wait Time ...................................................................................................................................................... 421
11-12
Configuration of UARTn ................................................................................................................................ 434
11-13
Relationship Between Main Clock and Baud Rate........................................................................................ 446
11-14
Receive Error Causes ................................................................................................................................... 452
12-1
Configuration of A/D Converter ..................................................................................................................... 456
13-1
Internal RAM Area Usable in DMA ................................................................................................................ 473
13-2
Start Factor Settings...................................................................................................................................... 478