CHAPTER 6 BUS CONTROL FUNCTION
User’s Manual U15109EJ3V0UD
210
Figure 6-8. Memory Read (2/4)
(b)
1 wait
T1
T2
TW
CLKOUT (output)
A16 to A21 (output)
AD0 to AD15 (I/O)
Address
Address
ASTB (output)
R/W (output)
DSTB, RD
Note
(output)
UBEN, LBEN (output)
WAIT (input)
WRH
Note
, WRL
Note
(output)
T3
Data
H
A1 to A15
Note
(output)
Address
Note
Only for the V850/SC1 and V850/SC2
Remarks 1.
{
indicates the sampling timing when the number of programmable waits is set to 1.
2.
The broken lines indicate the high-impedance state.