8
User’s Manual U15109EJ3V0UD
Major Revisions in This Edition (3/4)
Page
Description
pp.479, 480
Addition of
13.5 Operation
pp.480 to 482
Addition of
13.6 Cautions
p.483
Modification of description in
14.1
(3) Internal reset by power-on-clear (POC)
p.487
Modification of description in
14.3 (3) POC control register (POCC)
p.495
Addition of
Figure 17-1 Example of Wiring of Adapter for Flash Programming (FA-144GJ-UEN)
p.496
Addition of
Table 17-1 Table for Wiring of Adapter for
µµµµ
PD70F3089Y Flash Programming (FA-
144GJ-UEN)
p.514
Addition of description in
Table 18-5 Control Field Acknowledge Signal Output Conditions
p.559
Addition of
19.1 Features
p.559
Modification of description in
Table 19-1 Overview of Functions
pp.574, 575
Change of manipulatable bits and reset values in
19.4.2 List of FCAN registers
p.576
Modification of description in
19.5.1 CAN message data length registers 00 to 31 (M_DLC00 to
M_DLC31)
pp.577, 578
Modification of description in
19.5.2 CAN message control registers 00 to 31 (M_CTRL00 to
M_CTRL31)
p.585
Addition of description in
19.5.6 CAN message configuration registers 00 to 31 (M_CONF00 to
M_CONF31)
p.587
Modification of description in
19.5.7 CAN message status registers 00 to 31 (M_STAT00 to
M_STAT31)
p.593
Modification of description on manipulatable bits and modification of register format and bit description in
19.5.10 CAN global interrupt pending register (CGINTP)
pp.594, 595
Modification of description on manipulatable bits and modification of register format in
19.5.11 CANn
interrupt pending register (CnINTP)
p.596
Addition to
Cautions
in
19.5.12 CAN stop register (CSTOP)
pp.597, 598
Modification of description on manipulatable bits and modification of bit description in
19.5.13 CAN
global status register (CGST)
p.600
Modification of description on manipulatable bits and modification of bit description in
19.5.14 CAN
global interrupt enable register (CGIE)
p.601
Addition of description in
19.5.15 CAN main clock select register (CGCS)
p.602
Deletion of
Caution
in
Figure 19-2 FCAN Clocks
pp.604, 605
Addition of
Cautions
and bit name, and modification of bit description in
19.5.17 CAN message search
start/result register (CGMSS/CGMSR)
p.606
Addition of description in
19.5.18 CANn address mask a registers L and H (CnMASKLa and
CnMASKHa)
p.610
Addition of description in
19.5.19 CANn control register (CnCTRL)
pp.612 to 614
Modification of description on manipulatable bits and modification of bit description in
19.5.20 CANn
definition register (CnDEF)
pp.618, 619
Modification of description on manipulatable bits and addition of bit description in
19.5.23 CANn
interrupt enable register (CnIE)
pp.626, 627
Modification of description in
Cautions
and addition of bit description in
19.5.27 CANn synchronization
control register (CnSYNC)