![NEC V850/SC1 Скачать руководство пользователя страница 100](http://html.mh-extra.com/html/nec/v850-sc1/v850-sc1_user-manual_248178100.webp)
CHAPTER 3 CPU FUNCTIONS
User’s Manual U15109EJ3V0UD
98
Interrupt/exception table
The V850/SC1, V850/SC2, and V850/SC3 increase the interrupt response speed by assigning handler addresses
corresponding to interrupts/exceptions.
The collection of these handler addresses is called an interrupt/exception table, which is located in the internal
ROM area. When an interrupt/exception request is granted, execution jumps to the handler address, and the
program written at that memory address is executed. The sources of interrupts/exceptions, and the
corresponding addresses are shown below.
Table 3-3. Interrupt/Exception Table
Start Address of
Interrupt/Exception Table
Interrupt/Exception Source
Start Address of
Interrupt/Exception Table
Interrupt/Exception Source
00000000H
RESET
00000210H
INTSR0/INTCSI4
00000010H
NMI
00000220H
INTST0
00000020H
INTWDT
00000230H
INTKR
00000040H
TRAP0n (n = 0 to F)
00000240H
INTCE1
Note 2
/INTIE1
Note 3
00000050H
TRAP1n (n = 0 to F)
00000250H
INTCR1
Note 2
/INTIE2
Note 3
00000060H
ILGOP
00000260H
INTCT1
Note 2
00000080H
INTWDTM
00000270H
INTCME
Note 2
00000090H
INTP0
00000280H
INTTM80
000000A0H
INTP1
00000290H
INTTM81
000000B0H
INTP2
000002A0H
INTTM90
000000C0H
INTP3
000002B0H
INTTM91
000000D0H
INTP4
000002C0H
INTSR1/INTCSI3
000000E0H
INTP5
000002D0H
INTST1
000000F0H
INTP6
000002E0H
INTDMA3
00000100H
INTCSI5
000002F0H
INTDMA4
00000110H
INTAD
00000300H
INTDMA5
00000120H
INTDMA0
00000310H
INTCE2
Note 4
00000130H
INTDMA1
00000320H
INTCR2
Note 4
00000140H
INTDMA2
00000330H
INTCT2
Note 4
00000150H
INTTM00
00000340H
INTP7
00000160H
INTTM01
00000350H
INTSR2
00000170H
INTTM10
00000360H
INTST2
00000180H
INTTM11
00000370H
INTSR3
00000190H
INTTM70
00000380H
INTST3
000001A0H
INTTM71
00000390H
INTTM100
000001B0H
INTCSI6
000003A0H
INTTM101
000001C0H
INTTM5/INTP8
Note 1
000003B0H
INTTM110
000001D0H
INTWTN
000003C0H
INTTM111
000001E0H
INTWTNI
000003D0H
INTTM120
000001F0H
INTIIC0/INTCSI0
000003E0H
INTTM121
00000200H
INTTM6/INTP9
Note 1
000003F0H
INTIIC1/INTCSI2
Notes 1.
When using INTP8 or INTP9, stop TM5 and TM6 (TCEm0 bit of TMCm0 register = 0) and do not use
them. When using TM5 or TM6, do not specify edges for INTP8 and INTP9 (EGP1n bit of EGP1
register = 0 and EGN1n bit of EGN1 register = 0) and do not use them as external interrupts (they can
be used as ports) (n = 6, 7).
2.
Only for the V850/SC3
3.
Only for the V850/SC2
4.
Only for the
µ
PD703089Y and 70F3089Y