42
CHAPTER 3 CPU ARCHITECTURE
Figure 3-2. Memory Map (
µ
PD78F0974)
0000H
Data memory
space
General Registers
32
×
8 bits
Flash Memory
32768
×
8 bits
7FFFH
1000H
0FFFH
0800H
07FFH
0080H
007FH
0040H
003FH
0000H
CALLF Entry Area
CALLT Table Area
Vector Table Area
Program Area
Program Area
LCD Display RAM
20
×
4 bits
Reserved
Program
memory
space
8000H
7FFFH
FA59H
FA58H
FA6DH
FA6CH
FEE0H
FEDFH
FF00H
FEFFH
FFFFH
Internal High-speed RAM
1024
×
8 bits
Special Function
Registers (SFRs)
256
×
8 bits
Reserved
FB00H
FAFFH
Reserved
EEPROM
256
×
8 bits
FA00H
F9FFH
F900H
F8FFH
Содержание mPD780973 Series
Страница 2: ...2 MEMO ...
Страница 66: ...66 MEMO ...
Страница 98: ...98 MEMO ...
Страница 138: ...138 MEMO ...
Страница 164: ...164 MEMO ...
Страница 182: ...182 MEMO ...
Страница 204: ...204 MEMO ...
Страница 244: ...244 MEMO ...
Страница 262: ...262 MEMO ...
Страница 278: ...278 MEMO ...
Страница 290: ...290 MEMO ...