271
CHAPTER 23 INSTRUCTION SET
Clock
Flag
Note 1
Note 2
Z AC CY
CY, saddr.bit
3
6
7
CY
←
CY
(saddr.bit)
×
CY, sfr.bit
3
–
7
CY
←
CY
sfr.bit
×
AND1
CY, A.bit
2
4
–
CY
←
CY
A.bit
×
CY, PSW.bit
3
–
7
CY
←
CY
PSW.bit
×
CY, [HL].bit
2
6
7
CY
←
CY
(HL).bit
×
CY, saddr.bit
3
6
7
CY
←
CY (saddr.bit)
×
CY, sfr.bit
3
–
7
CY
←
CY sfr.bit
×
OR1
CY, A.bit
2
4
–
CY
←
CY A.bit
×
CY, PSW.bit
3
–
7
CY
←
CY PSW.bit
×
CY, [HL].bit
2
6
7
CY
←
CY (HL).bit
×
CY, saddr.bit
3
6
7
CY
←
CY
(saddr.bit)
×
CY, sfr.bit
3
–
7
CY
←
CY
sfr.bit
×
XOR1
CY, A.bit
2
4
–
CY
←
CY
A.bit
×
CY, PSW.bit
3
–
7
CY
←
CY
PSW.bit
×
CY, [HL].bit
2
6
7
CY
←
CY
(HL).bit
×
saddr.bit
2
4
6
(saddr.bit)
←
1
sfr.bit
3
–
8
sfr.bit
←
1
SET1
A.bit
2
4
–
A.bit
←
1
PSW.bit
2
–
6
PSW.bit
←
1
× × ×
[HL].bit
2
6
8
(HL).bit
←
1
saddr.bit
2
4
6
(saddr.bit)
←
0
sfr.bit
3
–
8
sfr.bit
←
0
CLR1
A.bit
2
4
–
A.bit
←
0
PSW.bit
2
–
6
PSW.bit
←
0
× × ×
[HL].bit
2
6
8
(HL).bit
←
0
SET1
CY
1
2
–
CY
←
1
1
CLR1
CY
1
2
–
CY
←
0
0
NOT1
CY
1
2
–
CY
←
CY
×
Notes 1. When the internal high-speed RAM area is accessed or instruction with no data access
2. When an area except the internal high-speed RAM area is accessed
Remark
One instruction clock cycle is one cycle of the CPU clock (f
CPU
) selected by the processor clock control
register (PCC).
Mnemonic
Operands
Byte
Operation
Instruction
Group
Bit
manipu-
late
Содержание mPD780973 Series
Страница 2: ...2 MEMO ...
Страница 66: ...66 MEMO ...
Страница 98: ...98 MEMO ...
Страница 138: ...138 MEMO ...
Страница 164: ...164 MEMO ...
Страница 182: ...182 MEMO ...
Страница 204: ...204 MEMO ...
Страница 244: ...244 MEMO ...
Страница 262: ...262 MEMO ...
Страница 278: ...278 MEMO ...
Страница 290: ...290 MEMO ...