20
LIST OF FIGURES (4/4)
Figure No.
Title
Page
18-1.
Meter Controller/Driver Block Diagram .............................................................................................
213
18-2.
1-Bit Addition Circuit Block Diagram .................................................................................................
214
18-3.
Timer Mode Control Register (MCNTC) Format ...............................................................................
216
18-4.
Compare Control Register n (MCMPCn) Format ..............................................................................
217
18-5.
Port Mode Control Register (PMC) Format ......................................................................................
218
18-6.
Restart Timing after Count Stop (Count Start
→
Count Stop
→
Count Start) ......................................
220
18-7.
Timing in 1-Bit Addition Circuit Operation .........................................................................................
221
18-8.
Timing of Output with 1 Clock Shifted ...............................................................................................
222
19-1.
Basic Configuration of Interrupt Function .........................................................................................
225
19-2.
Interrupt Request Flag Register (IF0L, IF0H, IF1L) Format ..............................................................
228
19-3.
Interrupt Mask Flag Register (MK0L, MK0H, MK1L) Format ............................................................
229
19-4.
Priority Specify Flag Register (PR0L, PR0H, PR1L) Format ............................................................
230
19-5.
External Interrupt Rising Edge Enable Register (EGP),
External Interrupt Falling Edge Enable Register (EGN) Format .......................................................
231
19-6.
Prescaler Mode Register (PRM0) Format ........................................................................................
232
19-7.
Program Status Word Format ...........................................................................................................
233
19-8.
Non-Maskable Interrupt Request Generation to Acknowledge Flowchart ........................................
235
19-9.
Non-Maskable Interrupt Request Acknowledge Timing ....................................................................
235
19-10.
Non-Maskable Interrupt Request Acknowledge Operation ...............................................................
236
19-11.
Interrupt Request Acknowledge Processing Algorithm .....................................................................
238
19-12.
Interrupt Request Acknowledge Timing (Minimum Time) .................................................................
239
19-13.
Interrupt Request Acknowledge Timing (Maximum Time) ................................................................
239
19-14.
Multiple Interrupt Examples ..............................................................................................................
241
19-15.
Interrupt Request Hold ......................................................................................................................
243
20-1.
Oscillation Stabilization Time Select Register (OSTS) Format .........................................................
246
20-2.
HALT Mode Clear upon Interrupt Generation ...................................................................................
248
20-3.
HALT Mode Clear upon RESET Input ..............................................................................................
249
20-4.
STOP Mode Clear upon Interrupt Generation ..................................................................................
251
20-5.
STOP Mode Clear upon RESET Input ..............................................................................................
252
21-1.
Reset Function Block Diagram .........................................................................................................
253
21-2.
Timing of Reset by RESET Input ......................................................................................................
254
21-3.
Timing of Reset due to Watchdog Timer Overflow ...........................................................................
254
21-4.
Timing of Reset in STOP Mode by RESET Input ..............................................................................
254
22-1.
Memory Size Switching Register (IMS) Format ................................................................................
258
22-2.
Transmission Method Selection Format ...........................................................................................
259
22-3.
Flashpro II Connection Using 3-Wire Serial I/O Method ...................................................................
260
22-4.
Flashpro II Connection Using UART Method ....................................................................................
261
22-5.
Flashpro II Connection Using Pseudo 3-Wire Serial I/O Method ......................................................
261
A-1.
Development Tool Configuration .......................................................................................................
280
A-2.
Dimensions of TGF-080RAP (Reference) ........................................................................................
289
Содержание mPD780973 Series
Страница 2: ...2 MEMO ...
Страница 66: ...66 MEMO ...
Страница 98: ...98 MEMO ...
Страница 138: ...138 MEMO ...
Страница 164: ...164 MEMO ...
Страница 182: ...182 MEMO ...
Страница 204: ...204 MEMO ...
Страница 244: ...244 MEMO ...
Страница 262: ...262 MEMO ...
Страница 278: ...278 MEMO ...
Страница 290: ...290 MEMO ...