19
LIST OF FIGURES (3/4)
Figure No.
Title
Page
13-8.
A/D Conversion .................................................................................................................................
159
13-9.
Example of Method of Reducing Current Consumption in Standby Mode .......................................
160
13-10.
Analog Input Pin Connection ............................................................................................................
161
13-11.
A/D Conversion End Interrupt Request Generation Timing ..............................................................
162
13-12.
D/A Converter Mode Register (DAM1) Format .................................................................................
163
14-1.
UART Block Diagram ........................................................................................................................
165
14-2.
Asynchronous Serial Interface Mode Register (ASIM) Format .........................................................
168
14-3.
Asynchronous Serial Interface Status Register (ASIS) Format ........................................................
169
14-4.
Baud Rate Generator Control Register (BRGC) Format ..................................................................
170
14-5.
Error Tolerance (when k = 0) including Sampling Errors ..................................................................
176
14-6.
Format of Transmit/Receive Data in Asynchronous Serial Interface ................................................
177
14-7.
Timing of Asynchronous Serial Interface Transmit Completion Interrupt ..........................................
179
14-8.
Timing of Asynchronous Serial Interface Receive Completion Interrupt ...........................................
180
14-9.
Receive Error Timing ........................................................................................................................
181
15-1.
SIO3 Block Diagram .........................................................................................................................
183
15-2.
Serial Operation Mode Register (CSIM) Format ...............................................................................
185
15-3.
Serial Operation Mode Register (CSIM) Format ...............................................................................
186
15-4.
Serial Operation Mode Register (CSIM) Format ...............................................................................
187
15-5.
Three-Wire Serial I/O Mode Timing ..................................................................................................
188
16-1.
LCD Controller/Driver Block Diagram ...............................................................................................
190
16-2.
LCD Clock Select Circuit Block Diagram ..........................................................................................
191
16-3.
LCD Display Mode Register (LCDM) Format ...................................................................................
192
16-4.
LCD Display Control Register (LCDC) Format .................................................................................
193
16-5.
Relationship between LCD Display Data Memory Contents and Segment/Common Outputs .........
195
16-6.
Common Signal Waveform ...............................................................................................................
197
16-7.
Common Signal and Segment Signal Voltages and Phases ............................................................
197
16-8.
Example of Connection of LCD Drive Power Supply ........................................................................
199
16-9.
4-Time-Division LCD Display Pattern and Electrode Connections ...................................................
200
16-10.
4-Time-Division LCD Panel Connection Example ............................................................................
201
16-11.
4-Time-Division LCD Drive Waveform Examples (1/3 Bias Method) ...............................................
202
16-12.
LCD Timer Control Register (LCDTM) Format .................................................................................
203
17-1.
Sound Generator Block Diagram ......................................................................................................
205
17-2.
Concept of Each Signal ....................................................................................................................
206
17-3.
Sound Generator Control Register (SGCR) Format .........................................................................
208
17-4.
Sound Generator Buzzer Control Register (SGBR) Format .............................................................
210
17-5.
Sound Generator Amplitude Register (SGAM) Format .....................................................................
211
17-6.
Sound Generator Output Operation Timing ......................................................................................
212
17-7.
Sound Generator Output Operation Timing ......................................................................................
212
Содержание mPD780973 Series
Страница 2: ...2 MEMO ...
Страница 66: ...66 MEMO ...
Страница 98: ...98 MEMO ...
Страница 138: ...138 MEMO ...
Страница 164: ...164 MEMO ...
Страница 182: ...182 MEMO ...
Страница 204: ...204 MEMO ...
Страница 244: ...244 MEMO ...
Страница 262: ...262 MEMO ...
Страница 278: ...278 MEMO ...
Страница 290: ...290 MEMO ...