17
LIST OF FIGURES (1/4)
Figure No.
Title
Page
2-1.
I/O Circuits of Pins ............................................................................................................................
39
3-1.
Memory Map (
µ
PD780973(A)) ..........................................................................................................
41
3-2.
Memory Map (
µ
PD78F0974) ............................................................................................................
42
3-3.
Data Memory Addressing (
µ
PD780973(A)) ......................................................................................
45
3-4.
Data Memory Addressing (
µ
PD78F0974) .........................................................................................
46
3-5.
Program Counter Configuration ........................................................................................................
47
3-6.
Program Status Word Configuration .................................................................................................
47
3-7.
Stack Pointer Configuration ..............................................................................................................
49
3-8.
Data to be Saved to Stack Memory ..................................................................................................
49
3-9.
Data to be Reset from Stack Memory ...............................................................................................
49
3-10.
General Register Configuration ........................................................................................................
50
4-1.
EEPROM Block Diagram ..................................................................................................................
68
4-2.
EEPROM Write Control Register (EEWC) Format ...........................................................................
69
5-1.
Port Types .........................................................................................................................................
73
5-2.
P00 to P07 Block Diagram ................................................................................................................
76
5-3.
P10 to P14 Block Diagram ................................................................................................................
76
5-4.
P20 to P27 Block Diagram ................................................................................................................
77
5-5.
P30 to P37 Block Diagram ................................................................................................................
78
5-6.
P40 to P44 Block Diagram ................................................................................................................
79
5-7.
P50 to P54 Block Diagram ................................................................................................................
80
5-8.
P60 and P61 Block Diagram .............................................................................................................
81
5-9.
P81 Block Diagram ...........................................................................................................................
82
5-10.
P82 to P87 Block Diagram ................................................................................................................
82
5-11.
P90 to P97 Block Diagram ................................................................................................................
83
5-12.
Port Mode Register (PM0, PM4 to PM6, PM8, PM9) Format ...........................................................
86
5-13.
Port Mode Register (PM2, PM3) Format ..........................................................................................
86
5-14.
Pull-Up Resistor Option Register (PU0) Format ...............................................................................
87
6-1.
Clock Generator Block Diagram .......................................................................................................
89
6-2.
Processor Clock Control Register (PCC) Format .............................................................................
90
6-3.
Oscillator Mode Register (OSCM) Format ........................................................................................
91
6-4.
External Circuit of Main System Clock Oscillator ..............................................................................
92
6-5.
Incorrect Examples of Resonator Connection ..................................................................................
93
6-6.
Switching CPU Clock ........................................................................................................................
97
7-1.
Timer 0 (TM0) Block Diagram ...........................................................................................................
101
7-2.
16-Bit Timer Mode Control Register (TMC0) Format ........................................................................
103
7-3.
Capture Pulse Control Register (CRC0) Format ..............................................................................
104
7-4.
Prescaler Mode Register (PRM0) Format ........................................................................................
105
7-5.
Configuration Diagram for Pulse Width Measurement by Free-Running Counter ............................
106
7-6.
Timing of Pulse Width Measurement Operation by Free-Running Counter
and One Capture Register (with Both Edges Specified) ...................................................................
106
Содержание mPD780973 Series
Страница 2: ...2 MEMO ...
Страница 66: ...66 MEMO ...
Страница 98: ...98 MEMO ...
Страница 138: ...138 MEMO ...
Страница 164: ...164 MEMO ...
Страница 182: ...182 MEMO ...
Страница 204: ...204 MEMO ...
Страница 244: ...244 MEMO ...
Страница 262: ...262 MEMO ...
Страница 278: ...278 MEMO ...
Страница 290: ...290 MEMO ...