104
CHAPTER 7 16-BIT TIMER 0 TM0
(2) Capture pulse control register (CRC0)
This register specifies the division ratio of the capture pulse input to the 16-bit capture register (CR02) from an
external source.
CRC0 is set with a 1-bit or 8-bit memory manipulation instruction.
RESET input sets CRC0 value to 04H.
Figure 7-3. Capture Pulse Control Register (CRC0) Format
Address: FF71H After Reset: 00H R/W
Symbol
7
6
5
4
3
2
1
0
CRC0
0
0
0
0
0
0
CRC01
CRC00
CRC01
CRC00
Capture Pulse Selection
0
0
Does not divide capture pulse
0
1
Divides capture pulse by 2
1
0
Divides capture pulse by 4
1
1
Divides capture pulse by 8
Cautions 1. Timer operation must be stopped before setting CRC0.
2. Bits 2 to 7 must be set to 0.
Содержание mPD780973 Series
Страница 2: ...2 MEMO ...
Страница 66: ...66 MEMO ...
Страница 98: ...98 MEMO ...
Страница 138: ...138 MEMO ...
Страница 164: ...164 MEMO ...
Страница 182: ...182 MEMO ...
Страница 204: ...204 MEMO ...
Страница 244: ...244 MEMO ...
Страница 262: ...262 MEMO ...
Страница 278: ...278 MEMO ...
Страница 290: ...290 MEMO ...