115
/
838
Nations Technologies Inc.
Tel
:
+86-755-86309900
:
Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North.
Nanshan District, Shenzhen, 518057, P.R.China
Bit Field
Name
Description
1: Enable PLL ready interrupt
11
HSERDIEN
HSE ready interrupt enable
Set and cleared by software to enable and disable HSE ready interrupt.
0: Disable HSE ready interrupt
1: Enable HSE Ready Interrupt
10
HSIRDIEN
HSI ready interrupt enable
Set and cleared by software to enable and disable HSI ready interrupt.
0: Disable HSI ready interrupt
1: Enable HSI ready interrupt
9
LSERDIEN
LSE ready interrupt enable
Set and cleared by software to enable and disable LSE ready interrupt.
0: Disable LSE ready interrupt
1: Enable LSE ready interrupt
8
LSIRDIEN
LSI ready interrupt enable
Set and cleared by software to enable and disable LSI ready interrupt.
0: Disable LSI ready interrupt
1: Enable LSI ready interrupt
7
CLKSSIF
Clock security system interrupt flag
Set by hardware when a failure is detected in the external HSE oscillator.
0: No clock security system interrupt caused by HSE clock failure
1: Clock security system interrupt caused by HSE clock failure
6:5
Reserved
Reserved, the reset value must be maintained.
4
PLLRDIF
PLL ready interrupt flag
This bit is set by hardware when PLLRDIEN is set and PLL clock is ready.
This bit is cleared by software by setting the PLLRDICLR bit.
0: No clock ready interrupt caused by PLL lock
1: Clock ready interrupt caused by PLL lock
3
HSERDIF
HSE ready interrupt flag
Set by hardware when HSERDIEN is set and the HSE clock is ready.
This bit is cleared by software by setting the HSERDICLR bit.
0: No clock ready interrupt caused by HSE oscillator
1: Clock ready interrupt caused by HSE oscillator
2
HSIRDIF
HSI ready interrupt flag
Set by hardware when HSIRDIEN is set and the HSI clock is ready.
This bit is cleared by software by setting the HSERDICLR bit.
0: No clock ready interrupt caused by HSI oscillator
1: Clock ready interrupt caused by HSI oscillator
1
LSERDIF
LSE ready interrupt flag
Set by hardware when LSERDIEN is set and the LSE clock is ready.
This bit is cleared by the software by setting the LSERDICLR bit.
0: No clock ready interrupt caused by LSE oscillator
1: Clock ready interrupt caused by LSE oscillator