247
/
838
Nations Technologies Inc.
Tel
:
+86-755-86309900
:
Address: Nations Tower, #109 Baoshen Road, Hi-tech Park North.
Nanshan District, Shenzhen, 518057, P.R.China
Figure 10-2 Data format when DAC independent output
When the DAC outputs synchronously, there are 3 cases:
When the configuration data is written to the DAC_DR12DCH register, the DAC1 data is written to
DAC_DR12DCH [11:0] (Actually stored in the register DACCH1D [11:0] bits, DACCH1D is the internal data
storage register), the DAC2 data is written to DAC_DR12DCH [27:16] (Actually stored in the register
DACCH2D [11:0] bits, DACCH2D is the internal data storage register).
When the configuration data is written to the DAC_DR12DCH register, the DAC1 data is written to
DAC_DR12DCH [15:4] (Actually stored in the register DACCH1D [11:0] bits, DACCH1D is the internal data
storage register), the DAC2 data is written to DAC_DR12DCH [31:20] (Actually stored in the register
DACCH2D [11:0] bits, DACCH2D is the internal data storage register).
When the configuration data is written to the DAC_DR8DCH register, the DAC1 data is written to
DAC_DR8DCH [7:0] (Actually stored in the register DACCH1D [11:4] bits, DACCH1D is the internal data
storage register), the DAC2 data is written to DAC_DR8DCH [15:8] (Actually stored in the register DACCH2D
[11:4] bits, DACCH2D is the internal data storage register).
12-bit left aligned
32
7
0
32
15
0
8-bit right aligned
32
11
0
12-bit right aligned
4