LCSR Programming Model
http://www.mcg.mot.com/literature
2-45
2
Local Bus Slave (VMEbus Master) Attribute Register 2
This register is the attribute register for the second local bus to VMEbus
bus map decoder.
AM
These bits define the VMEbus address modifier codes the
VMEbus master uses for the segment defined by map
decoder 2. Since the local bus to VMEbus interface does
not support block transfers, the block transfer address
modifier codes should not be used.
WP
When this bit is high, write posting is enabled to the
segment defined by map decoder 2. When this bit is low,
write posting is disabled to the segment defined by map
decoder 2.
D16
When this bit is high, D16 data transfers are performed to
the segment defined by map decoder 2. When this bit is
low, D32 data transfers are per- formed to the segment
defined by map decoder 2.
ADR/SIZ
$FFF40028 (8 bits of 32)
BIT
15
14
13
12
11
10
9
8
NAME
D16
WP
AM
OPER
R/W
R/W
R/W
RESET
0 PS
0 PS
O PS
Содержание MVME172
Страница 1: ...MVME172 VME Embedded Controller Programmer s Reference Guide VME172A PG2 Edition of February 1999 ...
Страница 6: ...Place holder ...
Страница 18: ...xviii ...
Страница 78: ...1 60 Computer Group Literature Center Web Site Board Description and Memory Maps 1 ...
Страница 332: ...5 42 Computer Group Literature Center Web Site MCECC 5 ...
Страница 336: ...A 4 Related Documentation A ...
Страница 340: ...VMEchip2 Tick Timer 1 Periodic Interrupt Example B 4 Computer Group Literature Center Web Site B ...
Страница 352: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...
Страница 354: ......