Programming Model
http://www.mcg.mot.com/literature
5-13
5
Register
Offset
Register
Name
Register Bit Names
D31
D30
D29
D28
D27
D26
D25
D24
$54
SCRUB
ADDR
CNTR
SAC15
SAC14
SAC13
SAC12 SAC11
SAC10
SAC9
SAC8
$58
SCRUB
ADDR
CNTR
SAC7
SAC6
SAC5
SAC4
07
0
0
0
$5C
ERROR
LOGGER
ERRLOG
ERD
ESCRB
ERA
EALT
0
MBE
SBE
$60
ERROR
ADDRESS
EA31
EA30
EA29
EA28
EA27
EA26
EA25
EA24
$64
ERROR
ADDRESS
EA23
EA22
EA21
EA20
EA19
EA18
EA17
EA16
$68
ERROR
ADDRESS
EA15
EA14
EA13
EA12
EA11
EA10
EA9
EA8
$6C
ERROR
ADDRESS
EA7
EA6
EA5
EA4
07
0
0
0
$70
ERROR
SYNDROME
S7
S6
S5
S4
S3
S2
S1
S0
$74
DEFAULTS1 WRHDIS
STATCOL FSTRD
SELI1
SELI0
RSIZ2
RSIZ1
RSIZ0
$78
DEFAULTS2 FRC_OPN
XY_FLIP
REFDIS TVECT NOCACHE
RESST2 RESST1 RESST0
Table 5-3. MCECC Internal Register Memory Map, Part 2 (Continued)
MCECC Base Address = $FFF43000 (1st); $FFF43100 (2nd)
Содержание MVME172
Страница 1: ...MVME172 VME Embedded Controller Programmer s Reference Guide VME172A PG2 Edition of February 1999 ...
Страница 6: ...Place holder ...
Страница 18: ...xviii ...
Страница 78: ...1 60 Computer Group Literature Center Web Site Board Description and Memory Maps 1 ...
Страница 332: ...5 42 Computer Group Literature Center Web Site MCECC 5 ...
Страница 336: ...A 4 Related Documentation A ...
Страница 340: ...VMEchip2 Tick Timer 1 Periodic Interrupt Example B 4 Computer Group Literature Center Web Site B ...
Страница 352: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...
Страница 354: ......