LCSR Programming Model
http://www.mcg.mot.com/literature
2-35
2
VMEbus Slave Write Post and Snoop Control Register 1
This register is the slave write post and snoop control register for the first
VMEbus to local bus map decoder.
WP1
When this bit is high, write posting is enabled for the
address range defined by the first VMEbus slave map
decoder. When this bit is low, write posting is disabled for
the address range defined by the first VMEbus slave map
decoder.
SNP1
These bits control the snoop enable lines to the local bus
for the address range defined by the first VMEbus slave
map decoder. The snooping functions are:
0
Snoop enabled
1
Snoop inhibited
ADDER1
When this bit is high, the adder is used for address
translation. When this bit is low, the adder is not used for
address translation.
ADR/SIZ
$FFF40010 (8 bits [4 used] of 32)
BIT
15
14
13
12
11
10
9
8
NAME
ADDER1
SNP1
WP1
OPER
R/W
R/W
R/W
RESET
0 PS
0 PS
0 PS
Содержание MVME172
Страница 1: ...MVME172 VME Embedded Controller Programmer s Reference Guide VME172A PG2 Edition of February 1999 ...
Страница 6: ...Place holder ...
Страница 18: ...xviii ...
Страница 78: ...1 60 Computer Group Literature Center Web Site Board Description and Memory Maps 1 ...
Страница 332: ...5 42 Computer Group Literature Center Web Site MCECC 5 ...
Страница 336: ...A 4 Related Documentation A ...
Страница 340: ...VMEchip2 Tick Timer 1 Periodic Interrupt Example B 4 Computer Group Literature Center Web Site B ...
Страница 352: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...
Страница 354: ......