Programming Model
http://www.mcg.mot.com/literature
3-35
3
MVME172 Version Register
The contents of a PAL and the state of an 8-position jumper block are
translated to bit settings of the General Purpose Inputs Register, Version
Register and DRAM/SRAM Options Register when the MC2 chip is reset.
These registers are read only. Writes to these registers are terminated
without exception but do not change their contents.
V0
V0 and V4 indicated the speed of the processor and local
bus. Refer to the following table for the bit definitions.
** No plans to productize this combination.
V1
V1 set to a one indicates that the VMEchip2 ASIC is not
present. V1 set to a zero indicates that a VMEbus interface
is present.
If V1 = 0, the MC2 chip reset logic and local bus access
timer are inhibited.
V2
V2 set to a one indicates that the SCSI interface is not
present. V2 set to a zero indicates that a SCSI interface is
present.
ADR/SIZ
$FFF4202C (8 bits)
BIT
15
14 - 9
8
NAME
V7
V6 - V1
V0
OPER
R
R
R
RESET
Application Specific
V0
V4
Processor Type
Processor/Bus
Frequency
0
MC68LC060
50/25 **
0
MC68060
50/25 **
1
0
MC68LC060
64/32
1
1
MC68060
60/30
Содержание MVME172
Страница 1: ...MVME172 VME Embedded Controller Programmer s Reference Guide VME172A PG2 Edition of February 1999 ...
Страница 6: ...Place holder ...
Страница 18: ...xviii ...
Страница 78: ...1 60 Computer Group Literature Center Web Site Board Description and Memory Maps 1 ...
Страница 332: ...5 42 Computer Group Literature Center Web Site MCECC 5 ...
Страница 336: ...A 4 Related Documentation A ...
Страница 340: ...VMEchip2 Tick Timer 1 Periodic Interrupt Example B 4 Computer Group Literature Center Web Site B ...
Страница 352: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...
Страница 354: ......