LCSR Programming Model
http://www.mcg.mot.com/literature
2-81
2
Local Bus Interrupter Status Register (bits 0-7)
This register is the local bus interrupter status register. When an interrupt
status bit is high, a local bus interrupt is being generated. When an interrupt
status bit is low, a local interrupt is not being generated. The interrupt
status bits are:
VME1
VMEbus IRQ1 Interrupt.
VME2
VMEbus IRQ2 Interrupt.
VME3
VMEbus IRQ3 Interrupt.
VME4
VMEbus IRQ4 Interrupt.
VME5
VMEbus IRQ5 Interrupt.
VME6
VMEbus IRQ6 Interrupt.
VME7
VMEbus IRQ7 Interrupt.
SPARE
Not used.
ADR/SIZ
$FFF40068 (8 bits of 32)
BIT
7
6
5
4
3
2
1
0
NAME
SPARE
VME7
VME6
VME5
VME4
VME3
VME2
VME1
OPER
R
R
R
R
R
R
R
R
RESET
0 PSL
0 PSL
0 PSL
0 PSL
0 PSL
0 PSL
0 PSL
0 PSL
Содержание MVME172
Страница 1: ...MVME172 VME Embedded Controller Programmer s Reference Guide VME172A PG2 Edition of February 1999 ...
Страница 6: ...Place holder ...
Страница 18: ...xviii ...
Страница 78: ...1 60 Computer Group Literature Center Web Site Board Description and Memory Maps 1 ...
Страница 332: ...5 42 Computer Group Literature Center Web Site MCECC 5 ...
Страница 336: ...A 4 Related Documentation A ...
Страница 340: ...VMEchip2 Tick Timer 1 Periodic Interrupt Example B 4 Computer Group Literature Center Web Site B ...
Страница 352: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...
Страница 354: ......