Introduction
http://www.mcg.mot.com/literature
2-3
2
❏
VMEbus Interrupter:
– Software-configured IRQ1-IRQ7 interrupt request level.
– 8-bit software-programmed status/ID register.
❏
VMEbus System Controller:
– Arbiter with software-configured arbitration modes:
Priority (PRI),
Round-Robin-Select (RRS), and
Single-level (SGL).
– Programmable arbitration timer.
– IACK daisy-chain driver.
– Programmable bus timer.
– SYSRESET logic.
❏
Global Control Status Register Set:
– Four location monitors.
– Global control of locally detected failures.
– Global control of local reset.
– Four global attention interrupt bits.
– A chip ID and revision register.
– Four 16-bit dual-ported general purpose registers.
❏
Interrupt Handler:
– All interrupts are level-programmable.
– All interrupts are maskable.
– All interrupts provide a unique vector.
– Software and external interrupts.
❏
Watchdog timer.
❏
Two 32-bit tick timers.
Содержание MVME172
Страница 1: ...MVME172 VME Embedded Controller Programmer s Reference Guide VME172A PG2 Edition of February 1999 ...
Страница 6: ...Place holder ...
Страница 18: ...xviii ...
Страница 78: ...1 60 Computer Group Literature Center Web Site Board Description and Memory Maps 1 ...
Страница 332: ...5 42 Computer Group Literature Center Web Site MCECC 5 ...
Страница 336: ...A 4 Related Documentation A ...
Страница 340: ...VMEchip2 Tick Timer 1 Periodic Interrupt Example B 4 Computer Group Literature Center Web Site B ...
Страница 352: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...
Страница 354: ......