LCSR Programming Model
http://www.mcg.mot.com/literature
2-87
2
CVI1E
Clear VMEbus IRQ1 edge-sensitive interrupt.
CPE
Not used on MVME172.
CMWP
Clear VMEbus master write post error interrupt.
CSYSF
Clear VMEbus SYSFAIL interrupt.
CAB
Not used on MVME172.
CACF
Clear VMEbus ACFAIL interrupt.
Interrupt Clear Register (bits 16-23)
This register is used to clear the edge-sensitive interrupts. An interrupt is
cleared by writing a one to its clear bit. The clear bits are defined below.
CLM0
Clear GCSR LM0 interrupt.
CLM1
Clear GCSR LM1 interrupt.
CSIG0
Clear GCSR SIG0 interrupt.
CSIG1
Clear GCSR SIG1 interrupt.
CSIG2
Clear GCSR SIG2 interrupt.
CSIG3
Clear GCSR SIG3 interrupt.
CDMA
Clear DMA controller interrupt.
CVIA
Clear VMEbus interrupter acknowledge interrupt.
ADR/SIZ
$FFF40074 (8 bits of 32)
BIT
23
22
21
20
19
18
17
16
NAME
CVIA
CDMA
CSIG3
CSIG2
CSIG1
CSIG0
CLM1
CLM0
OPER
C
C
C
C
C
C
C
C
RESET
X
X
X
X
X
X
X
X
Содержание MVME172
Страница 1: ...MVME172 VME Embedded Controller Programmer s Reference Guide VME172A PG2 Edition of February 1999 ...
Страница 6: ...Place holder ...
Страница 18: ...xviii ...
Страница 78: ...1 60 Computer Group Literature Center Web Site Board Description and Memory Maps 1 ...
Страница 332: ...5 42 Computer Group Literature Center Web Site MCECC 5 ...
Страница 336: ...A 4 Related Documentation A ...
Страница 340: ...VMEchip2 Tick Timer 1 Periodic Interrupt Example B 4 Computer Group Literature Center Web Site B ...
Страница 352: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...
Страница 354: ......