Programming Model
http://www.mcg.mot.com/literature
5-35
5
The states of RSIZ2-0 after power-up, soft, or local reset,
match those of the RSIZ2-0 bits from the reset serial bit
stream.
SELI1, SELI0
The SELI1, SELI0 control bits determine the base address
at which the control and status registers respond as shown
below:
The states of SELI1 and SELI0 after power-up, soft, or
local reset, match those of the SELI1 and SELI0 bits from
the reset serial bit stream.
FSTRD
The FSTRD control bit determines the speed at which
DRAM reads occur. When it is 1, DRAM reads happen at
full speed. When it is 0, DRAM reads are slowed by one
RSIZ2
RSIZ1
RSIZ0
DRAM Array Size
0
0
0
4MB using one 144-bit wide
block of 256Kx4 DRAMs
0
0
1
8MB using two 144-bit wide
blocks of 256Kx4 DRAMs
0
1
0
16MB using one 144-bit wide
block of 1Mx4 DRAMs
0
1
1
32MB using two 144-bit wide
blocks of 1Mx4 DRAMs
1
0
0
64MB using one 144-bit wide
block of 4Mx4 DRAMs
1
0
1
128MB using two 144-bit wide
blocks of 4Mx4 DRAMs
1
1
0
Reserved
1
1
1
Reserved
SELI1
SELI0
Register Base Address
0
0
$FFF43000
0
1
$FFF43100
1
0
$FFF43200
1
1
$FFF43300
Содержание MVME172
Страница 1: ...MVME172 VME Embedded Controller Programmer s Reference Guide VME172A PG2 Edition of February 1999 ...
Страница 6: ...Place holder ...
Страница 18: ...xviii ...
Страница 78: ...1 60 Computer Group Literature Center Web Site Board Description and Memory Maps 1 ...
Страница 332: ...5 42 Computer Group Literature Center Web Site MCECC 5 ...
Страница 336: ...A 4 Related Documentation A ...
Страница 340: ...VMEchip2 Tick Timer 1 Periodic Interrupt Example B 4 Computer Group Literature Center Web Site B ...
Страница 352: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...
Страница 354: ......