5-34
Computer Group Literature Center Web Site
MCECC
5
Error Syndrome Register
S7-S0
SYNDROME7-0 reflects the syndrome value at the last
logging of an error. The eight bit code indicates the
position of the data error. When all the bits are zero, there
is no error. Note that if the logged error was non-
correctable, then these bits are meaningless. Refer to the
section on Syndrome Decode.
Defaults Register 1
It is not recommended that non-test software write to this register.
RSIZ2-RSIZ0
RSIZ2-RSIZ0 determine the size of the DRAM array that
is assumed by the MCECC. They control the size as
follows:
ADR/SIZ
1st $FFF43070/2nd $FFF43170 (16-bits)
BIT
31
30
29
28
27
26
25
24
NAME
S7
S6
S5
S4
S3
S2
S1
S0
OPER
R
R
R
R
R
R
R
R
RESET
0 PLS
0 PLS
0 PLS
0 PLS
0 PLS
0 PLS
0 PLS
0 PLS
ADR/SIZ
1st $FFF43074/2nd $FFF43174 (8-bits)
BIT
31
30
29
28
27
26
25
24
NAME
WRHDIS
STATCOL
FSTRD
SELI1
SELI0
RSIZ2
RSIZ1
RSIZ0
OPER
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
RESET
0 PL
V PLS
V PLS
V PLS
V PLS
V PLS
V PLS
V PLS
Содержание MVME172
Страница 1: ...MVME172 VME Embedded Controller Programmer s Reference Guide VME172A PG2 Edition of February 1999 ...
Страница 6: ...Place holder ...
Страница 18: ...xviii ...
Страница 78: ...1 60 Computer Group Literature Center Web Site Board Description and Memory Maps 1 ...
Страница 332: ...5 42 Computer Group Literature Center Web Site MCECC 5 ...
Страница 336: ...A 4 Related Documentation A ...
Страница 340: ...VMEchip2 Tick Timer 1 Periodic Interrupt Example B 4 Computer Group Literature Center Web Site B ...
Страница 352: ...Index IN 12 Computer Group Literature Center Web Site I N D E X ...
Страница 354: ......