Table D-1 Port States (cont)
Hardware Software
Bus-
Program
Pin Standby
Standby
Released
Execution,
Name
Mode
Reset
Mode
Mode
Mode
Sleep Mode
P5
3
to P5
0
1 to 4
L
T
T
T
A
19
to A
16
5, 6
T
T
keep
T
Input port
(DDR = 0)
T
T
A
19
to A
16
(DDR = 1)
7
T
T
keep
—
I/O port
P6
0
1 to 6
T
T
keep
keep
I/O port
WAIT
7
T
T
keep
—
I/O port
P6
1
1 to 6
T
T
keep
T
I/O port
(BRLE = 0)
BREQ
T
(BRLE = 1)
7
T
T
keep
—
I/O port
P6
2
1 to 6
T
T
keep
L
I/O port
(BRLE = 0)
(BRLE = 0)
H
or
BACK
(BRLE = 1)
(BRLE = 1)
7
T
T
keep
—
I/O port
P6
6
to P6
3
1 to 6
H
*
3
T
T
T
AS
,
RD
,
HWR
,
LWR
7
T
T
keep
—
I/O port
P7
7
to P7
0
1 to 7
T
T
T
T
*
Input port
P8
0
1 to 6
T
T
keep
keep
I/O port
(RFSHE = 0) (RFSHE = 0) (RFSHE = 0)
RFSH
H
or
RFSH
(RFSHE = 1) (RFSHE = 1) (RFSHE = 1)
7
T
T
keep
—
I/O port
Legend
H:
High
L:
Low
T:
High-impedance state
keep: Input pins are in the high-impedance state; output pins maintain their previous state.
DDR: Data direction register bit
Note:
*
The bus cannot be released in mode 7.
850
www.DataSheet4U.com