Table 1-3 Pin Functions (cont)
Type
Symbol
Pin No.
I/O
Name and Function
Refresh
RFSH
87
Output Refresh: Indicates a refresh cycle
controller
CS
3
88
Output Row address strobe
RAS
: Row address
strobe signal for DRAM connected to area 3
RD
70
Output Column address strobe
CAS
: Column
address strobe signal for DRAM connected to
area 3; used with 2
WE
DRAM.
Write enable
WE
: Write enable signal for
DRAM connected to area 3; used with 2
CAS
DRAM.
HWR
71
Output Upper write
UW
: Write enable signal for
DRAM connected to area 3; used with 2
WE
DRAM.
Upper column address strobe
UCAS
:
Column address strobe signal for DRAM
connected to area 3; used with 2
CAS
DRAM.
LWR
72
Output Lower write
LW
: Write enable signal for DRAM
connected to area 3; used with 2
WE
DRAM.
Lower column address strobe
LCAS
:
Column address strobe signal for DRAM
connected to area 3; used with 2
CAS
DRAM.
DREQ
1
, 9,
8
Input
DMA request 1 and 0: DMAC activation
DREQ
0
requests
TEND
1
, 94,
93
Output Transfer end 1 and 0: These signals indicate
TEND
0
that the DMAC has ended a data transfer
TCLKD to
96 to 93
Input
Clock input D to A: External clock inputs
TCLKA
TIOCA
4
to
4, 2, 99,
Input/
Input capture/output compare A4 to A0:
TIOCA
0
97, 95
output
GRA4 to GRA0 output compare or input
capture, or PWM output
TIOCB
4
to
5, 3, 100,
Input/
Input capture/output compare B4 to B0:
TIOCB
0
98, 96
output
GRB4 to GRB0 output compare or input
capture, or PWM output
TOCXA
4
6
Output Output compare XA4: PWM output
TOCXB
4
7
Output Output compare XB4: PWM output
DMA
controller
(DMAC)
16-bit
integrated
timer unit
(ITU)
12
www.DataSheet4U.com