Table 21-15 Timing of On-Chip Supporting Modules
Condition A: V
CC
= 2.7 V to 5.5 V, AV
CC
= 2.7 V to 5.5 V, V
REF
= 2.7 V to AV
CC
,
V
SS
= AV
SS
= 0 V, ø = 1 MHz to 8 MHz, T
a
= –20°C to +75°C (regular
specifications), T
a
= –40°C to +85°C (wide-range specifications)
Condition C: V
CC
= 5.0 V ± 10%, AV
CC
= 5.0 V ± 10%, V
REF
= 4.5 V to AV
CC
,
V
SS
= AV
SS
= 0 V, ø = 1 MHz to 16 MHz, T
a
= –20°C to +75°C (regular
specifications), T
a
= –40°C to +85°C (wide-range specifications)
Condition A
Condition C
8 MHz
16 MHz
Test
Item
Symbol
Min
Max
Min
Max
Unit
Conditions
DMAC
DREQ
setup time
t
DRQS
40
—
30
—
ns
Figure 21-30
DREQ
hold time
t
DRQH
10
—
10
—
TEND
delay time 1
t
TED1
—
100
—
50
Figure 21-28,
TEND
delay time 2
t
TED2
—
100
—
50
Figure 21-29
ITU
Timer output delay time
t
TOCD
—
100
—
100
ns
Figure 21-24
Timer input setup time
t
TICS
50
—
50
—
Timer clock input setup time
t
TCKS
50
—
50
—
Figure 21-25
Timer clock
Single edge
t
TCKWH
1.5
—
1.5
—
t
CYC
pulse width
Both edges
t
TCKWL
2.5
—
2.5
—
SCI
Input clock
Asynchronous
t
SCYC
4
—
4
—
t
CYC
Figure 21-26
cycle
Synchronous
t
SCYC
6
—
6
—
Input clock rise time
t
SCKr
—
1.5
—
1.5
Input clock fall time
t
SCKf
—
1.5
—
1.5
Input clock pulse width
t
SCKW
0.4
0.6
0.4
0.6
t
SCYC
687
www.DataSheet4U.com