![Geehy SEMICONDUCTOR APM32F030x4x6x8xC Скачать руководство пользователя страница 78](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f030x4x6x8xc/apm32f030x4x6x8xc_user-manual_573629078.webp)
www.geehy.com Page 77
10
Debug MCU (DBGMCU)
10.1
Full Name and Abbreviation Description of Terms
Table 35 Full Name and Abbreviation Description of DBGMCU Terms
Full name in English
English abbreviation
Frame Clock
FCLK
Data Watchpoint Trigger
DWT
Break Point Unit
BPU
10.2
Introduction
APM32F030 series uses Arm
®
Cortex
®
-
M0+ core, and Arm
®
Cortex
®
-M0+ core
includes hardware debug module and supports complex debug operation.
During debugging, the module can make the running core stop at breakpoint,
and achieve the effect of querying the internal state of the core and the external
state of the system, and after the query is completed, the core and peripheral
operation can be restored to continue to execute the program.
Supported debugging interface: serial interface
Note: The hardware debug interface included in Arm
®
Cortex
®
-M0 core is subset of Arm CoreSight
development tool set. Please refer to
Cortex
®
-
M0+ (Version r1p1) Technical Reference Manual (TRM)
and
CoreSight Development Tool Set (Version r1p0) TRM
for more information about debug function of
Arm
®
Cortex
®
-
M0+ core.
10.3
Main Characteristics
(
1
)
Flexible debug pin assignment
(
2
)
MCU de1wer mode, control peripheral clock, etc.
Figure 15 APM32F0xx Level and Arm
®
Cortex
®
-
M0+ Level Debugging Block Diagram
SW-DP or SWJ-DP
TAR
CSW
DRW
AHB-AP
AHB2 bus matrix
Address
Control
Data
Arm
®
Cortex
®
-M0+
core system
Memory system
Debuggin
g host
Arm
®
Cortex
®
-M0+Chip
DAP on Arm
®
Cortex
®
-M0+