![Geehy SEMICONDUCTOR APM32F030x4x6x8xC Скачать руководство пользователя страница 41](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f030x4x6x8xc/apm32f030x4x6x8xc_user-manual_573629041.webp)
www.geehy.com Page 40
Field
Name
R/W
Description
27:24
MCOSEL
R/W
Main Clock Output Select
Set or cleared by software.
0000: No clock output
0001: HSICLK14 is output as a clock
0010: LSICLK is output as a clock
0011: LSECLK is output as a clock
0100: SYSCLK is output as a clock
0101: HSICLK is output as a clock
0110: HSECLK is output as a clock
0111: PLLCLK is output as a clock
1xxx: Reserved
31:28
Reserved
Clock interrupt register (RCM_INT)
Offset address: 0x08
Reset value: 0x0000 0000
Access: Access in the form of word, half word and byte, without wait cycle.
Field
Name
R/W
Description
0
LSIRDYFLG
R
LSICLK Ready Interrupt Flag
When LSICLK is stable and LSIRDYEN bit is set to 1, this bit will be set
to 1 by hardware; when LSIRDYCLR is set to 1 by software, this bit will
be cleared.
0: No LSICLK ready interrupt
1: LSICLK ready interrupt occurred
1
LSERDYFLG
R
LSECLK Ready Interrupt Flag
When LSECLK is stable and LSERDYEN bit is set to 1, this bit will be
set to 1 by hardware; when LSERDYCLR is set to 1 by software, this
bit will be cleared.
0: No LSECLK ready interrupt
1: LSECLK ready interrupt occurred
2
HSIRDYFLG
R
HSICLK Ready Interrupt Flag
When HSICLK is stable and HSIRDYEN bit is set to 1, this bit will be
set to 1 by hardware; when HSIRDYCLR is set to 1 by software, this bit
will be cleared.
0: No HSICLK ready interrupt
1: HSICLK ready interrupt occurred
3
HSERDYFLG
R
HSECLK Ready Interrupt Flag
When HSECLK is stable and HSERDYEN bit is set to 1, this bit will be
set to 1 by hardware; when HSERDYCLR is set to 1 by software, this
bit will be cleared.
0: No HSECLK ready interrupt
1: HSECLK ready interrupt occurred
4
PLLRDYFLG
R
PLL Ready Interrupt Flag
When PLL is stable and PLLRDYEN bit is set to 1, this bit will be set to
1 by hardware; when PLLRDYCLR is set to 1 by software, this bit will
be cleared.
0: No clock ready interrupt caused by PLL locked
1: Clock ready interrupt caused by PLL locked
5
HSI14RDYFLG
R
HSICLK14 Ready Interrupt Flag
When the internal high-speed clock is ready and the HSI14RDYEN bit
is set to 1, it is set to 1 by hardware.
When HSI14RDYCLR is set to 1 by software, this bit will be cleared.
0: No security system interrupt caused by HSECLK failure
1: Security system interrupt is caused by HSECLK failure
6
Reserved