www.geehy.com Page 267
Field
Name
R/W
Description
When there is synchronous dislocation, too much noise or break
symbol, this bit is set to 1 by hardware; set FECLR and this bit can be
cleared.
2
NEFLG
R
Noise Error Occur Flag
0: No noise
1: Noise is detected
When there is noise error, this bit is set to 1 by hardware; set NFCLR
and this bit can be cleared.
3
OVREFLG
R
Overrun Error Occur Flag
0: No overrun error
1: Overrun error is detected
When the RXBNEFLG bit is set and the data in the shift register is to
be transmitted to the receive register, set to 1 by hardware; set
OVRECLR and this bit can be cleared.
4
IDLEFLG
R
IDLE Line Detected Flag
0: Idle bus is not detected
1: Idle bus is detected
When idle bus is detected, this bit is set to 1 by hardware; this bit can
be cleared by setting IDLECLR.
5
RXBNEFLG
R
Receive Data Buffer Not Empty Flag
0: The receive data buffer is empty
1: The receive data buffer is not empty
When the data register receives the data transmitted by the receive
shift register, it is set to 1 by hardware; this bit can be cleared by
reading the TXDATA register or setting RXDFQ.
6
TXCFLG
R
Transmit Data Complete Flag
0: Transmit data is not completed
1: Transmit data is completed
After the last frame of data is transmitted and the TXBEFLG is set, set
to 1 by hardware; conduct write operation to TXDATA register or set
TXCCLR and this bit can be cleared.
7
TXBEFLG
R
Transmit Data Buffer Empty Flag
0: The transmit data buffer is not empty
1: The transmit data buffer is empty
When the shift register receives the data transmitted by the transmit
data register, this bit is set to 1 by hardware; this bit can be cleared by
performing write operation on TXDATA register.
8
Reserved
9
CTSFLG
R
CTS Change Flag
0: No change on nCTS state line
1: There is change on nCTS state line
If the CTSEN bit is set, when switching to the nCTS input, set to 1 by
hardware; this bit can be cleared by setting CTSCLR.
10
CTSCFG
R
CTS Status Configure
0: Set nCTS line
1: Reset nCTS line
This bit set 1 or clear 0 by hardware.
This bit sets reversed state of nCTS input pin.
11
RXTOFLG
R
Receiver Timeout Flag
0: No timeout
1: Timed out
If the start bit is not detected within the duration set by RXTO bit, this
bit is set to 1 by hardware; this bit can be cleared by setting RXTOCLR
bit.