![Geehy SEMICONDUCTOR APM32F030x4x6x8xC Скачать руководство пользователя страница 193](http://html1.mh-extra.com/html/geehy-semiconductor/apm32f030x4x6x8xc/apm32f030x4x6x8xc_user-manual_573629193.webp)
www.geehy.com Page 192
Field
Name
R/W
Description
1: Enable
9
CC1DEN
R/W
Capture/Compare Channel1 DMA Request Enable
0: Disable
1: Enable
10
CC2DEN
R/W
Capture/Compare Channel2 DMA Request Enable
0: Disable
1: Enable
13:11
Reserved
14
TRGDEN
R/W
Trigger DMA Request Enable
0: Disable
1: Enable
15
Reserved
State register (TMR15_STS)
Offset address: 0x10
Reset value: 0x0000
Field
Name
R/W
Description
0
UIFLG
RC_W0
Update Event Interrupt Generate Flag
0: Update event interrupt does not occur
1: Update event interrupt occurs
When the counter value is reloaded or reinitialized, an update
event will be generated. The bit is set to 1 by hardware and cleared
by software; update events are generated in the following
situations:
(1) UD=0 on TMRx_CTRL1 register, and when the value of the
repeat counter overruns/underruns, an update event will be
generated;
(2) URSSEL=0 and UD=0 on TMRx_CTRL1 register, configure
UEG = 1 on TMR15_CEG register to generate update event, and
the counter needs to be initialized by software;
(3) URSSEL=0 and UD=0 on TMRx_CTRL1 register, generate
update event when the counter is initialized by trigger event.
1
CC1IFLG
RC_W0
Capture/Compare Channel1 Interrupt Flag
When the capture/compare channel 1 is configured as output:
0: No matching occurred
1: The value of TMR15_CNT matches the value of TMR15_CC1
When the capture/compare channel 1 is configured as input:
0: Input capture did not occur
1: Input capture occurred
It is set to 1 by hardware when capture event occurs, and can be
cleared by software or by reading TMR15_CC1 register.
2
CC2IFLG
RC_W0
Capture/Compare Channel2 i Interrupt Flag
Refer to STS_CC1IFLG
4:3
Reserved
5
COMIFLG
RC_W0
COM Event Interrupt Generate Flag
0: COM event does not occur
1: COM interrupt waits for response
After COM event is generated, this bit is set to 1 by hardware and
cleared by software.
6
TRGIFLG
RC_W0
Trigger Event Interrupt Generate Flag
0: Trigger event interrupt did not occur
1: Trigger event interrupt occurred