www.geehy.com Page 188
16.5
TMR15 Register Address Mapping
In the following table, all registers of TMR15 are mapped to a 16-bit addressable
(address) space.
Table 52 TMR15 Register Address Mapping
Register name
Description
Offset address
TMR15_CTRL1
Control register 1
0x00
TMR15_CTRL2
Control register 2
0x04
TMR15_SMCTRL
Slave mode control register
0x08
TMR15_DIEN
DMA/Interrupt enable register
0x0C
TMR15_STS
State register
0x10
TMR15_CEG
Control event generation register
0x14
TMR15_CCM1
Capture/Compare mode register
0x18
TMR15_CCEN
Capture/Compare enable register
0x20
TMR15_CNT
Counter register
0x24
TMR15_PSC
Prescaler register
0x28
TMR15_AUTORLD
Auto reload register
0x2C
TMR15_REPCNT
Repeat count register
0x30
TMR15_CC1
Channel 1 capture/compare register
0x34
TMR15_CC2
Channel 2 capture/compare register
0x38
TMR15_BDT
Break and dead-time register
0x44
TMR15_DCTRL
DMA control register
0x48
TMR15_DMADDR
DMA address register of continuous mode
0x4C
16.6
TMR15 Register Functional Description
Control register 1 (TMR15_CTRL1)
Offset address: 0x00
Reset value: 0x0000
Field
Name
R/W
Description
0
CNTEN
R/W
Counter Enable
0: Disable
1: Enable
When the timer is configured as external clock, gated mode and encoder
mode, it is required to write 1 to the bit by software to start regular work; when
it is configured as the trigger mode, it can be written to 1 by hardware.
1
UD
R/W
Update Disable
Update event can cause
AUTORLD, PSC and CCx to generate the value of
update setting
.
0: Update event is allowed (UEV)
An update event can occur in any of the following situations: