www.geehy.com Page 236
Field
Name
R/W
Description
10
WUTEN
R/W
Wakeup Timer Enable
0: Disable
1: Enable
11
TSEN
R/W
Time Stamp Enable
0: Disable
1: Enable
12
ALRIEN
R/W
Alarm A Interrupt Enable
0: Disable
1: Enable
13
Reserved
14
WUTIEN
R/W
Wakeup Timer Interrupt Enable
0: Disable
1: Enable
15
TSIEN
R/W
Time Stamp Interrupt Enable
0: Disable
1: Enable
16
STCCFG
R/W
Summer Time Change Configure
The bit will always be 0 in the reading process; if this bit is set not in the
initialization mode, the calendar time will increase by 1.
0: Invalid
1: The current time increases by 1 hour to calibrate the summer time
variation
17
WTCCFG
R/W
Winter Time Change Configure
The bit will always be 0 in the reading process; if this bit is set not in the
initialization mode, and HRx of RCT_TIME register is 0, this bit is invalid,
and if HRx is not 0, the calendar time will decrease by 1.
0: Invalid
1: The current time increases by 1 hour to calibrate the winter time
variation
18
BAKP
R/W
Backup Value Setup
This bit indicates whether the summer time has changed and is written by
the user.
19
CALOSEL
R/W
Calibration Output Value Select
When CALOEN=1, this bit is used to select the output signal of
RTC_CALIB.
0: 512Hz
1: 1Hz
The above frequency is valid when RTCCLK is 32.768kHz and the
prescaler is at the default value (APSC=127, SPSC=255).
20
POLCFG
R/W
Output Polarity Configure
This bit indicates the level state of the pin when ALRAF/WUTFLG bit is set
to 1 (depending on OUTSEL bit).
0: High level
1: Low level
22:21
OUTSEL
R/W
Output Way Select
This bit is used to select the flag bit associated with RTC_ALARM output
00: Output is disabed
01: Alarm A output is enabled
10: Reserved
11: Wake-up output is enabled
23
CALOEN
R/W
Calibration Output Enable
This bit is used to enable RTC_CAL output
0: Disable
1: Enable
31:24
Reserved
RTC state register (RTC_STS)
This register (except RTC_STS[13:8] bit) is in write protection state.
Offset address: 0x0C
Power-on reset value: 0x0000 0007
System reset: 0xXXXX XXXX