659
INDEX
Message Buffer Control Registers
Message Buffer Control Registers
..................... 452
Microcontroller
Connection of an Oscillator or an External Clock
to the Microcontroller
.......................... 108
Minimum Connection
Example of Minimum Connection to Flash
Microcomputer Programmer
................ 563
Example of Minimum Connection to Flash
microcontroller Programmer
................ 561
Mode Data
Mode Data
...................................................... 164
Status of Pins after Mode Data is Read
............... 132
Mode Fetch
Mode Fetch
..................................................... 127
Mode Pins
Mode Pins
............................................... 126, 163
Module Configuration
Module Configuration of 16-bit I/O Timer
......... 210
Multi-byte Data
Accessing Multi-byte Data
.................................. 36
Multi-byte Data Allocation
Multi-byte Data Allocation in Memory Space
....... 36
Multi-level Message Buffer
Setting Configuration of Multi-level Message Buffer
.......................................................... 500
Multiple Interrupts
Multiple Interrupts
............................................. 71
Multiplier
Selection of a PLL Clock Multiplier
.................. 104
N
NCC
Flag Change Disable Prefix (NCC)
...................... 49
Node Status
Correspondence between Node Status Bit and Node
Status
................................................. 456
O
Operating Detection Reset Circuit
Block Diagram of Low Voltage/CPU Operating
Detection Reset Circuit
........................ 374
Operating of Low Voltage/CPU Operating Detection
Reset Circuit
....................................... 378
Sample Program for Low Voltage/CPU Operating
Detection Reset Circuit
........................ 380
Operating Mode
CPU Intermittent Operating Mode
..................... 135
CPU Operating Modes and Current Consumption
.......................................................... 134
Operation Clock
Supply of Operation Clock
................................ 191
Operation Enable Bit
Operation Enable Bit
.........................................421
Operation Mode
CPU Intermittent Operation Mode
......................142
Operation in Asynchronous LIN Mode
(operation mode 3)
...............................429
Operation in Synchronous Mode (operation mode 2)
..........................................................426
Operation Modes of 16-bit Reload Timer
............238
Setting for 16-bit PPG Output Operation Mode
..........................................................304
Setting for 8+8-bit PPG Output Operation Mode
..........................................................307
Setting for 8-bit PPG Output 2-channel
Independent Operation Mode
................301
Operation Status
Operation Status during Standby Mode
...............143
Oscillating Clock Frequency
Oscillating Clock Frequency and Serial Clock
Input Frequency
...................................556
Oscillation Circuit
Prohibition Setting of CR Oscillation Circuit
and Clock Supervisor
...........................115
Reoperating Setting of CR Oscillation Circuit
and Clock Supervisor
...........................115
Oscillation Stabilization Wait
Oscillation Stabilization Wait and Reset State
.....124
Oscillation Stabilization Wait Interval
................107
Oscillation Stabilization Wait Time
Oscillation Stabilization Wait Time
....................157
Oscillation Stabilization Wait Time Timer
of Subclock
.........................................277
Reset Causes and Oscillation Stabilization Wait Times
..........................................................123
Oscillator
Connection of an Oscillator or an External Clock
to the Microcontroller
..........................108
Others
Others
................................................................73
Overall Control Registers
List of overall Control Registers
.........................446
Overall Control Registers
..................................452
P
Package Dimensions
Package Dimensions
...........................................12
PACSR
Address Detection Control Register 0 (PACSR0)
..........................................................509
Address Detection Control Register 1 (PACSR1)
..........................................................511
PADR
Detect Address Setting Registers (PADR0 to PADR5)
..........................................................513
Содержание F2MCTM-16LX
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 42: ...26 CHAPTER 1 OVERVIEW ...
Страница 66: ...50 CHAPTER 2 CPU MOV ILM imm8 The instruction is executed normally but the prefix affects the next instruction ...
Страница 70: ...54 CHAPTER 2 CPU ...
Страница 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Страница 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Страница 194: ...178 CHAPTER 10 I O PORTS ...
Страница 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Страница 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Страница 295: ...279 CHAPTER 15 WATCH TIMER ORG 00FFDCH Reset vector set DSL START DB 00H Set to single chip mode VECT ENDS END START ...
Страница 296: ...280 CHAPTER 15 WATCH TIMER ...
Страница 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Страница 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Страница 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Страница 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 635: ...619 APPENDIX B Instructions Table B 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Страница 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Страница 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Страница 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Страница 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Страница 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Страница 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Страница 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Страница 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Страница 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 664: ...648 APPENDIX ...
Страница 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 682: ......