156
CHAPTER 8 LOW-POWER CONSUMPTION MODE
8.7
Status of Pins in Standby Mode and during Hold and Reset
The status of I/O pins in the standby mode and during hold and reset are described for
each memory access mode.
■
Status of I/O Pins (Single-chip Mode)
Note:
To set that pin to high impedance which serves either for a peripheral resource or as a port in stop
mode, watch mode, or timebase timer mode, disable the output of the peripheral resource, then set the
STP bit to "1" or set the TMD bit to "0" in the low-power consumption mode control register (LPMCR).
Table 8.7-1 Status of I/O Pins (Single-chip Mode)
Pin Name
At sleep
At stop/watch/timebase timer
At a reset
SPL=0
SPL=1
P27 to P20
P44, P43, P41, P40
P53 to P50
P67 to P60
P87 to P85, P83
Immediately
preceding state held
*2
Input cut off
*4
/
immediately preceding
state held
*2
Input cut off
*4
/
output Hi-Z
*5
Input disabled
*3
/
output Hi-Z
*5
P42
*7
P54 to P57
P80, P82, P84
*7
Input enabled
*1
*1:
Input enabled means that input function can be used. When the pin is set as input port, handle the pull-up/pull-down or input the
external signal. When the pin is set as output port, the pin is set to the same state as other pins.
*2:
Indicates that either the output pins output their state as it is immediately before entering each standby mode or the input pins are
input-disabled. Output of the output state as it is means that when the resource with an output is in operation, the state of pins is
output according to the state of the resource and, when the state of output pins is output, it is held.
*3:
Input disabled means that no pin value can be accepted internally because the internal circuit is off while the operation of the input
gates of pins is enabled.
*4:
Input cut off means that the operation of the input gates of pins is disabled.
*5:
Output Hi-Z means that the driving of pin driving transistors is disabled to place the pins in a high impedance state.
*6:
In these modes, the pull-up function of the port 2 is invalid.
*7:
When the INTxR bit of the external interrupt cause selection register (EISSR) is set to "1", these pins become "input enabled" in
stop mode. When the bit is set to "0", they become the same state as other pins.
Содержание F2MCTM-16LX
Страница 2: ......
Страница 3: ...FUJITSU LIMITED F2MCTM 16LX 16 BIT MICROCONTROLLER MB90360 Series HARDWARE MANUAL ...
Страница 4: ......
Страница 42: ...26 CHAPTER 1 OVERVIEW ...
Страница 66: ...50 CHAPTER 2 CPU MOV ILM imm8 The instruction is executed normally but the prefix affects the next instruction ...
Страница 70: ...54 CHAPTER 2 CPU ...
Страница 134: ...118 CHAPTER 6 CLOCK SUPERVISOR ...
Страница 176: ...160 CHAPTER 8 LOW POWER CONSUMPTION MODE ...
Страница 194: ...178 CHAPTER 10 I O PORTS ...
Страница 252: ...236 CHAPTER 13 16 Bit I O TIMER ...
Страница 282: ...266 CHAPTER 14 16 BIT RELOAD TIMER ...
Страница 295: ...279 CHAPTER 15 WATCH TIMER ORG 00FFDCH Reset vector set DSL START DB 00H Set to single chip mode VECT ENDS END START ...
Страница 296: ...280 CHAPTER 15 WATCH TIMER ...
Страница 386: ...370 CHAPTER 18 8 10 BIT A D CONVERTER ...
Страница 426: ...410 CHAPTER 20 LIN UART Figure 20 5 2 ORE Flag Set Timing RDRF ORE Reception data ...
Страница 540: ...524 CHAPTER 22 ADDRESS MATCH DETECTION FUNCTION ...
Страница 568: ...552 CHAPTER 24 512K BIT FLASH MEMORY ...
Страница 633: ...617 APPENDIX B Instructions Table B 9 3 Bit Operation Instruction Map first byte 6CH ...
Страница 634: ...618 APPENDIX Table B 9 4 Character String Operation Instruction Map first byte 6EH ...
Страница 635: ...619 APPENDIX B Instructions Table B 9 5 2 byte Instruction Map first byte 6FH MUL MULW DIVU A A A ...
Страница 637: ...621 APPENDIX B Instructions Table B 9 7 ea Instruction 2 first byte 71H ...
Страница 638: ...622 APPENDIX Table B 9 8 ea Instruction 3 first byte 72H ...
Страница 639: ...623 APPENDIX B Instructions Table B 9 9 ea Instruction 4 first byte 73H ...
Страница 640: ...624 APPENDIX Table B 9 10 ea Instruction 5 first byte 74H ...
Страница 641: ...625 APPENDIX B Instructions Table B 9 11 ea Instruction 6 first byte 75H ...
Страница 642: ...626 APPENDIX Table B 9 12 ea Instruction 7 first byte 76H ...
Страница 643: ...627 APPENDIX B Instructions Table B 9 13 ea Instruction 8 first byte 77H ...
Страница 644: ...628 APPENDIX Table B 9 14 ea Instruction 9 first byte 78H ...
Страница 645: ...629 APPENDIX B Instructions Table B 9 15 MOVEA RWi ea Instruction first byte 79H ...
Страница 646: ...630 APPENDIX Table B 9 16 MOV Ri ea Instruction first byte 7AH ...
Страница 647: ...631 APPENDIX B Instructions Table B 9 17 MOVW RWi ea Instruction first byte 7BH ...
Страница 648: ...632 APPENDIX Table B 9 18 MOV Ri ea Instruction first byte 7CH ...
Страница 649: ...633 APPENDIX B Instructions Table B 9 19 MOVW ea Rwi Instruction first byte 7DH ...
Страница 650: ...634 APPENDIX Table B 9 20 XCH Ri ea Instruction first byte 7EH ...
Страница 651: ...635 APPENDIX B Instructions Table B 9 21 XCHW RWi ea Instruction first byte 7FH ...
Страница 664: ...648 APPENDIX ...
Страница 665: ...649 INDEX INDEX The index follows on the next page This is listed in alphabetic order ...
Страница 682: ......